# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# Nuvoton Bus Termination Regulator W83312SN





### -Table of Content-

| 1.  | GENERAL DESCRIPTION                               |    |
|-----|---------------------------------------------------|----|
| 2.  | FEATURES 1                                        |    |
| 3.  | BLOCK DIAGRAM                                     | 2  |
| 4.  | PIN CONFIGURATION AND TYPICAL APPLICATION CIRCUIT | 2  |
| 5.  | PIN DESCRIPTION                                   | 6  |
| 6.  | FUNCTIONAL DESCRIPTION                            |    |
| 7.  | ELECTRICAL CHARACTERISTIC                         | ,  |
| 8.  | TYPICAL OPERATING WAVEFORMS                       | )  |
| 9.  | PACKAGE DIMENSION                                 | ). |
| 10. | ORDERING INFORMATION                              |    |
| 11. | TOP MARKING SPECIFICATION                         | 2  |
| 12. | REVISION HISTORY                                  | ,  |





### **1. GENERAL DESCRIPTION**

The W83312SN is a linear regulator which provides a power achieves peak 3.0Amp bidirectional sinking and sourcing capability for a high speed bus terminator application. The chip simply implements a stable power supply which tracks half of input power dynamically for bus terminator with a single chip. The W83312SN is promoted with small footprint 8-SOP 150mil power package. With W83312SN design, a high integration, high performance, and cost-effective solution are promoted.

### 2. FEATURES

#### 2.1. General

- Memory Termination Regulator for DDR1, DDR2, DDR3 and Low Power DDR3
- Sink and Source 3A Peak Current
- Integrated Power MOSFET
- Adjustable V<sub>OUT</sub> by External Resistors
- Low External Component Count
- Low Output Voltage Offset
- Current Limit Protection
- Over Temperature Protection
- -40°C to 85°C Ambient Operating Temperature Range

#### 2.2. Package

- SOP-8 150mil with Exposed Pad Package
- Lead Free (ROHS Compliant) and Halogen Free

#### 2.3. Applications

- Desktop PCs, Notebooks, and Workstations
- Graphics Card Memory Termination
- Set Top Boxes, Digital TVs and Printers
- Active Termination Buses
- DDR1, DDR2 and DDR3 Memory Systems

### 3. BLOCK DIAGRAM



### 4. PIN CONFIGURATION AND TYPICAL APPLICATION CIRCUIT





### 5. PIN DESCRIPTION

|         | SYMBOL | PIN     | I/O | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------|--------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|         | VIN    | 1       | Ι   | Main power input pin which supplies current to output pin.<br>For lower power dissipation consideration, using VDDQ<br>(Supply voltage for DRAM) as power source is<br>recommended.                                                                                                                                                                                                      |  |  |  |  |
| A COLOR | VREF   | 3       | I   | <ul> <li>Internal reference voltage source. Generally, VREF tracks VDDQ/2 for DDR application.</li> <li>Using voltage dividing resistors and capacitor as low pass filter for noise immunity and output voltage soft start is recommended.</li> <li>If using an N-MOSFET as shutdown function, please make sure the sinking current capability can pull down VREF under 0.2V.</li> </ul> |  |  |  |  |
|         | VOUT   | 4       | 0   | Voltage output pin which is regulated to track VREF voltage.                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|         | VCNTL  | 6       | I   | Power for internal control logic circuitry. A ceramic decoupling capacitor with 1uF is required.                                                                                                                                                                                                                                                                                         |  |  |  |  |
|         | GND    | 2       | 2   | Ground. Connect to negative terminal of the output capacitor.                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|         | NC     | 5, 7, 8 | 05  | No connection.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |

-3-

#### 6. FUNCTIONAL DESCRIPTION

#### 6.1 VTT Sink/Source Regulator

The W83312SN is a sink/source tracking Double Data Rate (DDR) termination regulator specifically designed for low input voltage, low cost and low external component count systems where space is a key application parameter. The W83312SN integrates a high performance, low dropout linear regulator that is capable of both sinking and sourcing current.

#### 6.2 General Regulator

The W83312SN could also serves as a general linear regulator. The W83312SN accepts an external reference voltage at VREF pin and provides output voltage regulated to this reference voltage as shown in Fig.6-1, where





Fig. 6-1

The W83312SN supports wide VREF voltage input range, making it versatile and idea for many types of low power LDO applications. The dropout voltage is the input voltage minus output voltage that produces 2% decrease in output voltage, where

The output voltage range depends on VCNTL voltage and output loading which means higher VCNTL voltage can support higher output voltage and higher output loading.

Fig.6-2 and Table 6-1 show that the relationships among VOUT,  $V_{DROPOUT}$  and IOUT when VCNTL=5V. For example, if VOUT=3.4V, the maximum output loading is 1.5A with 0.25V dropout voltage and the minimum VIN is 3.65V. The *Max* column in the table means the minimum dropout voltage needed in worst conditions. Choose suitable VIN voltage to obtain better efficiency.

| VCNTL=5V  |                                         |      |     |      |  |  |
|-----------|-----------------------------------------|------|-----|------|--|--|
| Parameter | Conditions                              | Тур. | Max | Unit |  |  |
|           | IOUT=1A, 0.6V $\leq$ VOUT $\leq$ 3.4V   | 0.15 | 0.3 |      |  |  |
| Dropout   | IOUT=1.5A, 0.6V $\leq$ VOUT $\leq$ 3.4V | 0.25 | 0.5 | V    |  |  |
| Voltage   | IOUT=2A, 0.6V $\leq$ VOUT $\leq$ 3.2V   | 0.35 | 0.7 | v    |  |  |
|           | IOUT=2.5A, 0,8V $\leq$ VOUT $\leq$ 3V   | 0.5  | 1   |      |  |  |





Fig.6-3 and Table  $\mathcal{E}_{2}$  show that the relationships among VOUT,  $V_{\text{DROPOUT}}$  and IOUT when VCNTL=3.3V.



Fig. 6-3

#### 6.3 Shutdown Function

When the external reference voltage at VREF pin is under shutdown threshold, the internal regulator will be turned off and VOUT is at High-Z state.

#### 6.4 Over Current Protection

The W83312SN provides a current limit circuitry, which monitors the output current and controls NMOS's gate voltage to limit the output current at 3.5A, typically.

#### 6.5 Over Temperature Protection

The W83312SN monitors its junction temperature. If the device junction temperature exceeds its threshold value, typically 165°C, the VOUT is shut off. The shutdown is a non-latch protection.

#### 6.6 Thermal Design

Since the W83312SN is a linear regulator, the VOUT current flows in both source and sink directions, thereby dissipating power from the device. When the device is sourcing current, the

voltage difference between VIN and VOUT times  $I_{OUT}$  current becomes the power dissipation as shown in below equation.

In this case, if VIN is connected to an alternative power supply lower than the VDDQ voltage, overall power loss can be reduced. For the sink phase, VOUT voltage is applied across the internal LDO regulator and the power dissipation, P<sub>DISS\_SINK</sub> can be calculated by below equation.

Because the device does not sink and source current at the same time and the  $I_{OUT}$  current may vary rapidly with time, the actual power dissipation should be the time average of the above dissipations over the thermal relaxation duration of the system. Another source of power consumption is the current used for the internal current control circuitry form VCNTL supply and the VIN supply. This can be estimate as 10mW or less during normal operating conditions. The power must be effectively dissipated from the package.

Maximum power dissipation allowed by the package is calculated by below equation.

$$\mathsf{P}_{\mathsf{PKG}} = \left[ \mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}(\mathsf{MAX})} \right] / \theta_{\mathsf{JA}}$$

, where

- T<sub>J(MAX)</sub> is +125°C
- T<sub>A(MAX)</sub> is the maximum ambient temperature in the system
- $\theta_{JA}$  is the thermal resistance form junction to ambient

#### 6.7 Input Capacitor

Depending on the trace impedance between the VIN bulk power supply to the device, a transient increase of source current is supplied mostly by the charge from the VIN input capacitor. Use a 100uF (or greater) capacitor to supply this transient charge. Provide more input capacitance as more output capacitance is used at VOUT.

#### 6.8 Output Capacitor

For stable operation, the total capacitance of the VOUT terminal must be greater than 100uF. Attach two or more capacitors in parallel to minimize the effect of equivalent series resistance (ESR) and equivalent series inductance (ESL).

#### 6.9 Layout Consideration

Consider the following points before starting the W83312SN layout design. Fig. 6-4 shows the suggestion of minimum land pattern. Fig. 6-5 shows the recommended PCB layout. Using "dog bone" copper patterns on the top layer can increase efficiency of heat dissipating.

- The input bypass capacitor for VIN should be placed as close as possible to the pin with short and wide connections.
- The output capacitor for VOUT should be placed close to the pin with short and wide connection in order to avoid ESR and/or ESL trace inductance.
- In order to effectively remove heat from the package, properly prepare the thermal land. Apply solder directly to the package's thermal pad. The wide traces of component and the side copper connected to the thermal land pad help to dissipate heat. The thermal land connected to the ground plane could also be used to help dissipation.





Fig. 6-5

### 7. ELECTRICAL CHARACTERISTIC

### 7.1 Absolute Maximum Ratings<sup>(Note1)</sup>

| ITEM                                       | SYMBOL          | RATING     | UNIT |
|--------------------------------------------|-----------------|------------|------|
| Input Voltage                              | VIN             | -0.3 to 7  | V    |
| Control Logic Input Voltage                | VCNTL           | -0.3 to 7  | V    |
| Reference Voltage                          | VREF            | -0.3 to 5  | V    |
|                                            | Human Body Mode | ±2         | kV   |
| Electrostatic discharge protection (Note2) | Machine Mode    | ±200       | V    |
|                                            | Latch-Up        | ±100       | mA   |
| Storage Temperature Range                  |                 | -65 to 150 | °C   |

#### 7.2 Thermal Information

| ITEM                                                     | RATING           | UNIT |
|----------------------------------------------------------|------------------|------|
| Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> =25°C | Internal Limited | W    |
| Package Thermal Resistance, ESOP8, $\theta_{JA}$         | 75               | °C/W |

### 7.3 Recommended Operating Conditions

| ITEM                      | SYMBOL   | MIN | MAX | UNIT |  |
|---------------------------|----------|-----|-----|------|--|
| - X-2                     | VIN      | 1.2 | 5.5 | V    |  |
| Input Voltage             | VCNTL    | 3   | 5.5 | v    |  |
| 2000                      | VREF     | 0.6 | 3.3 | V    |  |
| Continuous Output Current | Sourcing | 0   | 2.5 | ^    |  |
| Continuous Output Current | Sinking  | 0   | 2.5 | A    |  |
| Book Output Current       | Sourcing | 0   | 3.0 | ^    |  |
|                           | Sinking  | 0   | 3.0 | A    |  |

| Operating Temperature Range                   | -40     | 85  | °C |
|-----------------------------------------------|---------|-----|----|
| Junction Temperature Range <sup>(Note3)</sup> | <br>-40 | 125 | °C |

#### 7.4 Electrical Characteristics

Typicals and limits appearing in normal type apply for Tj = 25°C. Limits appearing in **Boldface** type apply over the entire junction temperature range for operation, -40°C to 85°C (Note4). VCNTL= 3.3V/5V, VIN=2.5V/1.8V/1.5V, VREF=1.25V/0.9V/0.75V, C<sub>OUT</sub>=100uF, all voltage outputs unloaded (unless otherwise noted).

| PARAMETER                                 | SYMBOL              | TEST CONDITION                                                      | MIN | TYP  | MAX  | UNITS |
|-------------------------------------------|---------------------|---------------------------------------------------------------------|-----|------|------|-------|
| Input                                     | •                   | 4                                                                   | no. | 9    |      |       |
|                                           |                     | I <sub>OUT</sub> =0A, VCNTL=3.3V                                    | 52  | 0.5  | 0.7  | mA    |
|                                           | CNTL                | I <sub>OUT</sub> =0A, VCNTL=5V                                      | 1   | 0.7  | 1    |       |
| VIN Operating Current                     |                     | I <sub>OUT</sub> =0A, VCNTL=3.3V                                    |     | 0.3  | 0.5  | mA    |
| Vite Operating Current                    | VIN                 | I <sub>OUT</sub> =0A, VCNTL=5V                                      |     | 0.3  | 0.5  |       |
| VCNTL Quiescent Current in                | 1                   | VREF < 0.2V, VCNTL=3.3V                                             |     | 60   | 90   | uA    |
| Shutdown Mode                             | SD_CNTL             | VREF < 0.2V, VCNTL=5V                                               |     | 60   | 90   |       |
| VIN Quiescent Current in<br>Shutdown Mode | I <sub>SD_VIN</sub> | VREF < 0.2V                                                         | -1  | 0    | 1    | uA    |
|                                           | I <sub>IH</sub>     | VREF=3.3V                                                           | -1  | 0    | 1    | uA    |
| VILLE Leakage Guilent                     | I <sub>IL</sub>     | VREF=0V                                                             | -1  | 0    | 1    |       |
| Output (DDR1 / DDR2 / DDR3)               |                     |                                                                     |     |      |      |       |
| Output Offset Voltage (VREF-<br>VOUT)     | V <sub>os</sub>     | I <sub>OUT</sub> =0A                                                | -5  |      | 5    | mV    |
|                                           | ΔVL                 | $I_{OUT}$ =0 $\rightarrow$ +2.5A <sup>(Note5)</sup>                 | -20 |      | 20   |       |
|                                           |                     | $I_{OUT}\text{=}0 \rightarrow \text{-}2.5\text{A}^{(\text{Note5})}$ | -20 |      | 20   | IIIV  |
| Protection                                |                     |                                                                     |     |      |      |       |
| Current Limit                             | I <sub>LIM</sub>    | In any VIN                                                          | ±3  | ±3.5 | ±4.5 | А     |
| Thermal Shutdown Temperature              | T <sub>SD</sub>     | 3.3V < VCNTL < 5V (Note6)                                           | 150 | 165  | 175  | °C    |
| Thermal Shutdown Hysteresis               | $\Delta T_{SD}$     | 3.3V < VCNTL < 5V                                                   |     | 30   |      | °C    |
| VREF Shutdown Mode                        |                     |                                                                     |     |      |      |       |
| Shutdown Throshold                        | V <sub>IH</sub>     | Enable                                                              | 0.6 |      |      | v     |
|                                           | V <sub>IL</sub>     | Disable                                                             |     |      | 0.2  |       |

Note1. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

Note2. Devices are ESD sensitive. Handling precaution recommended.

Note3. At elevated temperatures, devices must be de-rated based on thermal resistance. The device in the ESOP-8 package must be de-rated at  $\theta_{JA}$ =75°C/W junction to ambient with minimum PCB footprint.

10.0%

Ch4 1.0A

VIN=2.5V, VCNTL=5V, VOUT=1.25V @ 3A Sourcing

M 200 µs 250MS/s A Ch4 / 700mA 4 Onsin

- Note4. Limits are 100% production tested at 25°C. Limits over operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate average outgoing quality level.
- Note5. VOUT load regulation is tested by using a 10ms period and 50% duty cycle current pulse.
- Note6. The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{J(MAX)}$ , the junction to ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . exceeding the maximum allowable power dissipation will cause excessive die temperature and the regulator will go into thermal shutdown. Ensured by design, no production tested.



M 200 µs 250MS/s A Ch4 / 700mA 4 Onsin

10.0mV

Ch4 1.0A Ω

VIN=2.5V, VCNTL=5V, VOUT=1.25V @ 2.5A Sourcing







![](_page_17_Figure_2.jpeg)

![](_page_18_Figure_2.jpeg)

![](_page_19_Figure_2.jpeg)

![](_page_20_Figure_2.jpeg)

![](_page_21_Figure_2.jpeg)

-17-

![](_page_22_Figure_2.jpeg)

![](_page_22_Figure_3.jpeg)

![](_page_22_Figure_4.jpeg)

![](_page_22_Figure_5.jpeg)

### nuvoton

![](_page_23_Figure_2.jpeg)

![](_page_23_Figure_3.jpeg)

![](_page_23_Figure_4.jpeg)

![](_page_23_Figure_5.jpeg)

![](_page_23_Figure_6.jpeg)

![](_page_23_Figure_7.jpeg)

![](_page_23_Figure_9.jpeg)

![](_page_24_Figure_2.jpeg)

![](_page_24_Figure_3.jpeg)

![](_page_24_Figure_4.jpeg)

![](_page_24_Figure_5.jpeg)

![](_page_25_Figure_2.jpeg)

![](_page_25_Figure_3.jpeg)

![](_page_25_Figure_4.jpeg)

![](_page_25_Figure_5.jpeg)

Publication Date: Mar., 2010 Revision A5

-21-