

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









DS635 (v2.0) September 9, 2009

# XA Spartan-3E Automotive FPGA Family Data Sheet

#### **Product Specification**

### Summary

The Xilinx® Automotive (XA) Spartan®-3E family of FPGAs is specifically designed to meet the needs of high-volume, cost-sensitive automotive electronics applications. The five-member family offers densities ranging from 100,000 to 1.6 million system gates, as shown in Table 1.

### Introduction

XA devices are available in both extended-temperature Q-Grade ( $-40^{\circ}$ C to  $+125^{\circ}$ C T<sub>J</sub>) and I-Grade ( $-40^{\circ}$ C to  $+100^{\circ}$ C T<sub>J</sub>) and are qualified to the industry recognized AEC-Q100 standard.

The XA Spartan-3E family builds on the success of the earlier XA Spartan-3 family by increasing the amount of logic per I/O, significantly reducing the cost per logic cell. New features improve system performance and reduce the cost of configuration. These XA Spartan-3E FPGA enhancements, combined with advanced 90 nm process technology, deliver more functionality and bandwidth per dollar than was previously possible, setting new standards in the programmable logic industry.

Because of their exceptionally low cost, XA Spartan-3E FPGAs are ideally suited to a wide range of automotive applications, including infotainment, driver information, and driver assistance modules.

The XA Spartan-3E family is a superior alternative to mask programmed ASICs and ASSPs. FPGAs avoid the high initial mask set costs and lengthy development cycles, while also permitting design upgrades in the field with no hardware replacement necessary because of its inherent programmability, an impossibility with conventional ASICs and ASSPs with their inflexible hardware architecture.

### **Features**

- Very low-cost, high-performance logic solution for high-volume automotive applications
- Proven advanced 90-nanometer process technology
- Multi-voltage, multi-standard SelectIO™ interface pins
- Up to 376 I/O pins or 156 differential signal pairs
  - LVCMOS, LVTTL, HSTL, and SSTL single-ended signal standards
  - 3.3V, 2.5V, 1.8V, 1.5V, and 1.2V signaling
  - 622+ Mb/s data transfer rate per I/O
  - True LVDS, RSDS, mini-LVDS, differential HSTL/SSTL differential I/O

- Enhanced Double Data Rate (DDR) support
- DDR SDRAM support up to 266 Mb/s
- Abundant, flexible logic resources
  - Densities up to 33,192 logic cells, including optional shift register or distributed RAM support
  - Efficient wide multiplexers, wide logic
  - Fast look-ahead carry logic
  - Enhanced 18 x 18 multipliers with optional pipeline
  - IEEE 1149.1/1532 JTAG programming/debug port
- Hierarchical SelectRAM™ memory architecture
  - Up to 648 Kbits of fast block RAM
  - Up to 231 Kbits of efficient distributed RAM
- Up to eight Digital Clock Managers (DCMs)
  - Clock skew elimination (delay locked loop)
  - Frequency synthesis, multiplication, division
  - High-resolution phase shifting
  - Wide frequency range (5 MHz to over 300 MHz)
- Eight global clocks plus eight additional clocks per each half of device, plus abundant low-skew routing
- Configuration interface to industry-standard PROMs
  - Low-cost, space-saving SPI serial Flash PROM
  - x8 or x8/x16 parallel NOR Flash PROM
- Complete Xilinx ISE® and WebPACK™ software support
- MicroBlaze<sup>™</sup> and PicoBlaze<sup>™</sup> embedded processor cores
- Fully compliant 32-/64-bit 33 MHz PCI<sup>™</sup> technology support
- Low-cost QFP and BGA packaging options
  - Common footprints support easy density migration

Refer to Spartan-3E FPGA Family: Complete Data Sheet (DS312) for a full product description, AC and DC specifications, and package pinout descriptions. Any values shown specifically in this XA Spartan-3E Automotive FPGA Family data sheet override those shown in DS312.

For information regarding reliability qualification, refer to RPT081 (Xilinx Spartan-3E Family Automotive Qualification Report) and RPT012 (Spartan-3/3E UMC-12A 90 nm Qualification Report).

© 2007–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI, PCIe, and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.



### **Key Feature Differences from Commercial XC Devices**

- AEC-Q100 device qualification and full production part approval process (PPAP) documentation support available in both extended temperature I- and Q-Grades
- Guaranteed to meet full electrical specification over the T<sub>J</sub> = -40°C to +125°C temperature range (Q-Grade)
- XA Spartan-3E devices are available in the -4 speed grade only.
- PCI-66 is not supported in the XA Spartan-3E FPGA product line.
- The readback feature is not supported in the XA

Spartan-3E FPGA product line.

- XA Spartan-3E devices are available in Step 1 only.
- JTAG configuration frequency reduced from 30 MHz to 25 MHz.
- Platform Flash is not supported within the XA family.
- XA Spartan-3E devices are available in Pb-free packaging only.
- MultiBoot is not supported in XA versions of this product.
- The XA Spartan-3E device must be power cycled prior to reconfiguration.

Table 1: Summary of XA Spartan-3E FPGA Attributes

|           |              | Equivalent     | CLB Array<br>t (One CLB = Four Slices) |         |               |                 | Block                                  |                            |                          |      | Maximum             |                        |  |
|-----------|--------------|----------------|----------------------------------------|---------|---------------|-----------------|----------------------------------------|----------------------------|--------------------------|------|---------------------|------------------------|--|
| Device    | System Gates | Logic<br>Cells | Rows                                   | Columns | Total<br>CLBs | Total<br>Slices | Distributed<br>RAM bits <sup>(1)</sup> | RAM<br>bits <sup>(1)</sup> | Dedicated<br>Multipliers | DCMs | Maximum<br>User I/O | Differential I/O Pairs |  |
| XA3S100E  | 100K         | 2,160          | 22                                     | 16      | 240           | 960             | 15K                                    | 72K                        | 4                        | 2    | 108                 | 40                     |  |
| XA3S250E  | 250K         | 5,508          | 34                                     | 26      | 612           | 2,448           | 38K                                    | 216K                       | 12                       | 4    | 172                 | 68                     |  |
| XA3S500E  | 500K         | 10,476         | 46                                     | 34      | 1,164         | 4,656           | 73K                                    | 360K                       | 20                       | 4    | 190                 | 77                     |  |
| XA3S1200E | 1200K        | 19,512         | 60                                     | 46      | 2,168         | 8,672           | 136K                                   | 504K                       | 28                       | 8    | 304                 | 124                    |  |
| XA3S1600E | 1600K        | 33,192         | 76                                     | 58      | 3,688         | 14,752          | 231K                                   | 648K                       | 36                       | 8    | 376                 | 156                    |  |

#### Notes:

### **Architectural Overview**

The XA Spartan-3E family architecture consists of five fundamental programmable functional elements:

- Configurable Logic Blocks (CLBs) contain flexible Look-Up Tables (LUTs) that implement logic plus storage elements used as flip-flops or latches. CLBs perform a wide variety of logical functions as well as store data.
- Input/Output Blocks (IOBs) control the flow of data between the I/O pins and the internal logic of the device. Each IOB supports bidirectional data flow plus 3-state operation. Supports a variety of signal standards, including four high-performance differential standards. Double Data-Rate (DDR) registers are included.
- Block RAM provides data storage in the form of 18-Kbit dual-port blocks.
- Multiplier Blocks accept two 18-bit binary numbers as inputs and calculate the product.

 Digital Clock Manager (DCM) Blocks provide self-calibrating, fully digital solutions for distributing, delaying, multiplying, dividing, and phase-shifting clock signals.

These elements are organized as shown in Figure 1. A ring of IOBs surrounds a regular array of CLBs. Each device has two columns of block RAM except for the XA3S100E, which has one column. Each RAM column consists of several 18-Kbit RAM blocks. Each block RAM is associated with a dedicated multiplier. The DCMs are positioned in the center with two at the top and two at the bottom of the device. The XA3S100E has only one DCM at the top and bottom, while the XA3S1200E and XA3S1600E add two DCMs in the middle of the left and right sides.

The XA Spartan-3E family features a rich network of traces that interconnect all five functional elements, transmitting signals among them. Each functional element has an associated switch matrix that permits multiple connections to the routing.

<sup>1.</sup> By convention, one Kb is equivalent to 1,024 bits.





 The XA3S1200E and XA3S1600E have two additional DCMs on both the left and right sides as indicated by the dashed lines. The XA3S100E has only one DCM at the top and one at the bottom.

Figure 1: XA Spartan-3E Family Architecture

# Configuration

XA Spartan-3E FPGAs are programmed by loading configuration data into robust, reprogrammable, static CMOS configuration latches (CCLs) that collectively control all functional elements and routing resources. The FPGA's configuration data is stored externally in a PROM or some other non-volatile medium, either on or off the board. After applying power, the configuration data is written to the FPGA using any of five different modes:

- Serial Peripheral Interface (SPI) from an industry-standard SPI serial Flash
- Byte Peripheral Interface (BPI) Up or Down from an industry-standard x8 or x8/x16 parallel NOR Flash
- Slave Serial, typically downloaded from a processor
- Slave Parallel, typically downloaded from a processor
- Boundary Scan (JTAG), typically downloaded from a processor or system tester.

### I/O Capabilities

The XA Spartan-3E FPGA SelectIO interface supports many popular single-ended and differential standards. Table 2 shows the number of user I/Os as well as the number of differential I/O pairs available for each device/package combination.

XA Spartan-3E FPGAs support the following single-ended standards:

- 3.3V low-voltage TTL (LVTTL)
- Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V, 1.5V, or 1.2V
- 3V PCI at 33 MHz
- HSTL I and III at 1.8V, commonly used in memory applications
- SSTL I at 1.8V and 2.5V, commonly used for memory applications



XA Spartan-3E FPGAs support the following differential standards:

- LVDS
- Bus LVDS
- mini-LVDS
- RSDS

- Differential HSTL (1.8V, Types I and III)
- Differential SSTL (2.5V and 1.8V, Type I)
- 2.5V LVPECL inputs

Table 2: Available User I/Os and Differential (Diff) I/O Pairs

| Package   | VQC           | i100                 | CPG            | 132                  | TQC         | §144          | PQC         | 208           | FTG             | 256           | FGG             | 400             | FGG             | i484            |
|-----------|---------------|----------------------|----------------|----------------------|-------------|---------------|-------------|---------------|-----------------|---------------|-----------------|-----------------|-----------------|-----------------|
| Size (mm) | 16 >          | <b>c</b> 16          | 8 :            | x 8                  | 22 2        | x 22          | 28 2        | <b>c</b> 28   | 17 >            | c 17          | 21 2            | <b>c</b> 21     | 23 x            | 23              |
| Device    | User          | Diff                 | User           | Diff                 | User        | Diff          | User        | Diff          | User            | Diff          | User            | Diff            | User            | Diff            |
| XA3S100E  | <b>66</b> (7) | <b>30</b> <i>(2)</i> | <b>83</b> (11) | <b>35</b> <i>(2)</i> | 108<br>(28) | <b>40</b> (4) | -           | -             | -               | -             | -               | -               | -               | -               |
| XA3S250E  | <b>66</b> (7) | <b>30</b> (2)        | <b>92</b> (7)  | <b>41</b> (2)        | 108<br>(28) | <b>40</b> (4) | 158<br>(32) | <b>65</b> (5) | <b>172</b> (40) | <b>68</b> (8) | -               | ,               | -               | -               |
| XA3S500E  | -             | -                    | <b>92</b> (7)  | <b>41</b> (2)        | -           | -             | 158<br>(32) | <b>65</b> (5) | 190<br>(41)     | <b>77</b> (8) | -               | -               | -               | -               |
| XA3S1200E | -             | -                    | -              | -                    | -           | -             | -           | -             | 190<br>(40)     | <b>77</b> (8) | <b>304</b> (72) | <b>124</b> (20) | -               | -               |
| XA3S1600E | -             | -                    | -              | -                    | -           | -             | -           | -             | -               | -             | <b>304</b> (72) | <b>124</b> (20) | <b>376</b> (82) | <b>156</b> (21) |

All XA Spartan-3E devices provided in the same package are pin-compatible as further described in Module 4: Pinout Descriptions of DS312.

<sup>2.</sup> The number shown in **bold** indicates the maximum number of I/O and input-only pins. The number shown in (*italics*) indicates the number of input-only pins.



# **Package Marking**

Figure 2 provides a top marking example for XA Spartan-3E FPGAs in the quad-flat packages. Figure 3 shows the top marking for XA Spartan-3E FPGAs in BGA packages except the 132-ball chip-scale package (CPG132). The markings for the BGA packages are nearly identical to those

for the quad-flat packages, except that the marking is rotated with respect to the ball A1 indicator. Figure 4 shows the top marking for XA Spartan-3E FPGAs in the CPG132 package.

Note: No marking is shown for stepping.



Figure 2: XA Spartan-3E FPGA QFP Package Marking Example



Figure 3: XA Spartan-3E FPGA BGA Package Marking Example



Figure 4: XA Spartan-3E FPGA CPG132 Package Marking Example



# **Ordering Information**

XA Spartan-3E FPGAs are available in Pb-free packaging options for all device/package combinations. All devices are in Pb-free packages only, with a "G" character to the ordering code. All devices are available in either I-Grade or

Q-Grade temperature ranges. Only the -4 speed grade is available for the XA Spartan-3E family. See Table 2 for valid device/package combinations.

### Pb-Free Packaging



| Device    |    | Speed Grade |        | Package Type / Number of Pins                    |   | Temperature Range (T <sub>J</sub> ) |
|-----------|----|-------------|--------|--------------------------------------------------|---|-------------------------------------|
| XA3S100E  | -4 | Only        | VQG100 | 100-pin Very Thin Quad Flat Pack (VQFP)          | I | I-Grade (-40°C to 100°C)            |
| XA3S250E  |    |             | CPG132 | 132-ball Chip-Scale Package (CSP)                | Q | Q-Grade (-40°C to 125°C)            |
| XA3S500E  |    |             | TQG144 | 144-pin Thin Quad Flat Pack (TQFP)               |   |                                     |
| XA3S1200E | -  |             | PQG208 | 208-pin Plastic Quad Flat Pack (PQFP)            |   |                                     |
| XA3S1600E | -  |             | FTG256 | 256-ball Fine-Pitch Thin Ball Grid Array (FTBGA) | - |                                     |
|           | 1  |             | FGG400 | 400-ball Fine-Pitch Ball Grid Array (FBGA)       | - |                                     |
|           |    |             | FGG484 | 484-ball Fine-Pitch Ball Grid Array (FBGA)       |   |                                     |



### **Power Supply Specifications**

Table 3: Supply Voltage Thresholds for Power-On Reset

| Symbol              | Description                                      | Min | Max | Units |
|---------------------|--------------------------------------------------|-----|-----|-------|
| V <sub>CCINTT</sub> | Threshold for the V <sub>CCINT</sub> supply      | 0.4 | 1.0 | V     |
| V <sub>CCAUXT</sub> | Threshold for the V <sub>CCAUX</sub> supply      | 0.8 | 2.0 | V     |
| V <sub>CCO2T</sub>  | Threshold for the V <sub>CCO</sub> Bank 2 supply | 0.4 | 1.0 | V     |

#### Notes:

- V<sub>CCINT</sub>, V<sub>CCAUX</sub>, and V<sub>CCO</sub> supplies to the FPGA can be applied in any order. However, the FPGA's configuration source (SPI Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source.
- 2. To ensure successful power-on, V<sub>CCINT</sub>, V<sub>CCO</sub> Bank 2, and V<sub>CCAUX</sub> supplies must rise through their respective threshold-voltage ranges with no dips at any point.

Table 4: Supply Voltage Ramp Rate

| Symbol              | Description                                                      | Min | Max | Units |
|---------------------|------------------------------------------------------------------|-----|-----|-------|
| V <sub>CCINTR</sub> | Ramp rate from GND to valid V <sub>CCINT</sub> supply level      | 0.2 | 50  | ms    |
| V <sub>CCAUXR</sub> | Ramp rate from GND to valid V <sub>CCAUX</sub> supply level      | 0.2 | 50  | ms    |
| V <sub>CCO2R</sub>  | Ramp rate from GND to valid V <sub>CCO</sub> Bank 2 supply level | 0.2 | 50  | ms    |

#### Notes:

- 1. V<sub>CCINT</sub>, V<sub>CCAUX</sub>, and V<sub>CCO</sub> supplies to the FPGA can be applied in any order. However, the FPGA's configuration source (SPI Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source.
- 2. To ensure successful power-on, V<sub>CCINT</sub>, V<sub>CCO</sub> Bank 2, and V<sub>CCAUX</sub> supplies must rise through their respective threshold-voltage ranges with no dips at any point.

Table 5: Supply Voltage Levels Necessary for Preserving RAM Contents

| Symbol             | Description                                          | Min | Units |
|--------------------|------------------------------------------------------|-----|-------|
| V <sub>DRINT</sub> | V <sub>CCINT</sub> level required to retain RAM data | 1.0 | V     |
| V <sub>DRAUX</sub> | V <sub>CCAUX</sub> level required to retain RAM data | 2.0 | V     |

#### Notes:

RAM contents include configuration data.



### **DC Specifications**

Table 6: General Recommended Operating Conditions

| Symbol                             | Descriptio                                                       | n                                                     | Min   | Nominal | Max                      | Units |
|------------------------------------|------------------------------------------------------------------|-------------------------------------------------------|-------|---------|--------------------------|-------|
| T <sub>J</sub>                     | Junction temperature                                             | I-Grade                                               | -40   | 25      | 100                      | °C    |
|                                    |                                                                  | Q-Grade                                               | -40   | 25      | 125                      | °C    |
| V <sub>CCINT</sub>                 | Internal supply voltage                                          | 1.140                                                 | 1.200 | 1.260   | V                        |       |
| V <sub>CCO</sub> <sup>(1)</sup>    | Output driver supply voltage                                     | 1.100                                                 | -     | 3.465   | V                        |       |
| V <sub>CCAUX</sub>                 | Auxiliary supply voltage                                         |                                                       | 2.375 | 2.500   | 2.625                    | V     |
| ΔV <sub>CCAUX</sub> <sup>(2)</sup> | Voltage variance on V <sub>CCAUX</sub> whe                       | en using a DCM                                        | -     | -       | 10                       | mV/ms |
| V <sub>IN</sub> (3,4,5,6)          | Input voltage extremes to avoid turning on I/O protection diodes | I/O, Input-only, and Dual-Purpose pins <sup>(3)</sup> | -0.5  | _       | V <sub>CCO</sub> + 0.5   | V     |
|                                    |                                                                  | Dedicated pins <sup>(4)</sup>                         | -0.5  | _       | V <sub>CCAUX</sub> + 0.5 | V     |
| T <sub>IN</sub>                    | Input signal transition time <sup>(7)</sup>                      |                                                       | _     | _       | 500                      | ns    |

#### Notes:

- This V<sub>CCO</sub> range spans the lowest and highest operating voltages for all supported I/O standards. Table 9 lists the recommended V<sub>CCO</sub> range specific to each of the single-ended I/O standards, and Table 11 lists that specific to the differential standards.
- 2. Only during DCM operation is it recommended that the rate of change of V<sub>CCAUX</sub> not exceed 10 mV/ms.
- Each of the User I/O and Dual-Purpose pins is associated with one of the four banks' V<sub>CCO</sub> rails. Meeting the V<sub>IN</sub> limit ensures that the
  internal diode junctions that exist between these pins and their associated V<sub>CCO</sub> and GND rails do not turn on. See Absolute Maximum
  Ratings in DS312).
- 4. All Dedicated pins (PROG\_B, DONE, TCK, TDI, TDO, and TMS) draw power from the V<sub>CCAUX</sub> rail (2.5V). Meeting the V<sub>IN</sub> max limit ensures that the internal diode junctions that exist between each of these pins and the V<sub>CCAUX</sub> and GND rails do not turn on.
- 5. Input voltages outside the recommended range is permissible provided that the I<sub>IK</sub> input clamp diode rating is met and no more than 100 pins exceed the range simultaneously. See Absolute Maximum Ratings in <u>DS312</u>).
- 6. See XAPP459, "Eliminating I/O Coupling Effects when Interfacing Large-Swing Single-Ended Signals to User I/O Pins."
- 7. Measured between 10% and 90% V<sub>CCO</sub>. Follow Signal Integrity recommendations.

### General DC Characteristics for I/O Pins

Table 7: General DC Characteristics of User I/O, Dual-Purpose, and Dedicated Pins

| Symbol                          | Description                                                                       | Test Conditions                                                                    | Min   | Тур | Max   | Units |
|---------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------|-----|-------|-------|
| ΙL                              | Leakage current at User I/O,<br>Input-only, Dual-Purpose, and<br>Dedicated pins   | Driver is in a high-impedance state, $V_{IN} = 0V$ or $V_{CCO}$ max, sample-tested | -10   | _   | +10   | μА    |
| I <sub>RPU</sub> <sup>(2)</sup> | Current through pull-up resistor at                                               | $V_{IN} = 0V, V_{CCO} = 3.3V$                                                      | -0.36 | -   | -1.24 | mA    |
|                                 | User I/O, Dual-Purpose, Input-only, and Dedicated pins                            | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 2.5V                                      | -0.22 | _   | -0.80 | mA    |
|                                 |                                                                                   | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.8V                                      | -0.10 | _   | -0.42 | mA    |
|                                 |                                                                                   | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.5V                                      | -0.06 | _   | -0.27 | mA    |
|                                 |                                                                                   | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.2V                                      | -0.04 | _   | -0.22 | mA    |
| R <sub>PU</sub> <sup>(2)</sup>  | Equivalent pull-up resistor value at                                              | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 3.0V to 3.465V                            | 2.4   | _   | 10.8  | kΩ    |
|                                 | User I/O, Dual-Purpose, Input-only, and Dedicated pins (based on I <sub>RPU</sub> | $V_{IN} = 0V$ , $V_{CCO} = 2.3V$ to 2.7V                                           | 2.7   | _   | 11.8  | kΩ    |
|                                 | per Note 2)                                                                       | V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.7V to 1.9V                              | 4.3   | _   | 20.2  | kΩ    |
|                                 |                                                                                   | V <sub>IN</sub> = 0V, V <sub>CCO</sub> =1.4V to 1.6V                               | 5.0   | _   | 25.9  | kΩ    |
|                                 |                                                                                   | $V_{IN} = 0V$ , $V_{CCO} = 1.14V$ to 1.26V                                         | 5.5   | _   | 32.0  | kΩ    |



Table 7: General DC Characteristics of User I/O, Dual-Purpose, and Dedicated Pins (Continued)

| Symbol                          | Description                                                                                                                | Test Conditions                                                                                                 | Min  | Тур | Max  | Units |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| I <sub>RPD</sub> <sup>(2)</sup> | Current through pull-down resistor at User I/O, Dual-Purpose, Input-only, and Dedicated pins                               | $V_{IN} = V_{CCO}$                                                                                              | 0.10 | -   | 0.75 | mA    |
| R <sub>PD</sub> <sup>(2)</sup>  | Equivalent pull-down resistor value at                                                                                     | $V_{IN} = V_{CCO} = 3.0V \text{ to } 3.45V$                                                                     | 4.0  | _   | 34.5 | kΩ    |
|                                 | User I/O, Dual-Purpose, Input-only, and Dedicated pins (based on I <sub>RPD</sub>                                          | $V_{IN} = V_{CCO} = 2.3V \text{ to } 2.7V$                                                                      | 3.0  | _   | 27.0 | kΩ    |
|                                 | per Note 2)                                                                                                                | $V_{IN} = V_{CCO} = 1.7V \text{ to } 1.9V$                                                                      | 2.3  | _   | 19.0 | kΩ    |
|                                 |                                                                                                                            | $V_{IN} = V_{CCO} = 1.4V \text{ to } 1.6V$                                                                      | 1.8  | _   | 16.0 | kΩ    |
|                                 |                                                                                                                            | $V_{IN} = V_{CCO} = 1.14V \text{ to } 1.26V$                                                                    | 1.5  | _   | 12.6 | kΩ    |
| I <sub>REF</sub>                | V <sub>REF</sub> current per pin                                                                                           | All V <sub>CCO</sub> levels                                                                                     | -10  | _   | +10  | μΑ    |
| C <sub>IN</sub>                 | Input capacitance                                                                                                          | -                                                                                                               | _    | _   | 10   | pF    |
| R <sub>DT</sub>                 | Resistance of optional differential termination circuit within a differential I/O pair. Not available on Input-only pairs. | $V_{OCM}$ Min $\leq V_{ICM} \leq V_{OCM}$ Max<br>$V_{OD}$ Min $\leq V_{ID} \leq V_{OD}$ Max<br>$V_{CCO} = 2.5V$ | _    | 120 | _    | Ω     |

- 1. The numbers in this table are based on the conditions set forth in Table 6.
- 2. This parameter is based on characterization. The pull-up resistance  $R_{PU} = V_{CCO} / I_{RPU}$ . The pull-down resistance  $R_{PD} = V_{IN} / I_{RPD}$ .

Table 8: Quiescent Supply Current Characteristics

| Symbol              | Description                  | Device    | I-Grade Maximum | Q-Grade<br>Maximum | Units |
|---------------------|------------------------------|-----------|-----------------|--------------------|-------|
| I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> | XA3S100E  | 36              | 58                 | mA    |
|                     | supply current               | XA3S250E  | 104             | 158                | mA    |
|                     |                              | XA3S500E  | 145             | 300                | mA    |
|                     |                              | XA3S1200E | 324             | 500                | mA    |
|                     |                              | XA3S1600E | 457             | 750                | mA    |
| Iccoq               | Quiescent V <sub>CCO</sub>   | XA3S100E  | 1.5             | 2.0                | mA    |
|                     | supply current               | XA3S250E  | 1.5             | 3.0                | mA    |
|                     |                              | XA3S500E  | 1.5             | 3.0                | mA    |
|                     |                              | XA3S1200E | 2.5             | 4.0                | mA    |
|                     |                              | XA3S1600E | 2.5             | 4.0                | mA    |



Table 8: Quiescent Supply Current Characteristics (Continued)

| Symbol              | Description                  | Device    | I-Grade Maximum | Q-Grade<br>Maximum | Units |
|---------------------|------------------------------|-----------|-----------------|--------------------|-------|
| I <sub>CCAUXQ</sub> | Quiescent V <sub>CCAUX</sub> | XA3S100E  | 13              | 22                 | mA    |
|                     | supply current               | XA3S250E  | 26              | 43                 | mA    |
|                     |                              | XA3S500E  | 34              | 63                 | mA    |
|                     |                              | XA3S1200E | 59              | 100                | mA    |
|                     |                              | XA3S1600E | 86              | 150                | mA    |

- 1. The numbers in this table are based on the conditions set forth in Table 6.
- Quiescent supply current is measured with all I/O drivers in a high-impedance state and with all pull-up/pull-down resistors at the I/O pads disabled. Typical values are characterized using typical devices at room temperature (T<sub>J</sub> of 25°C at V<sub>CCINT</sub> = 1.2 V, V<sub>CCO</sub> = 3.3V, and V<sub>CCAUX</sub> = 2.5V). The maximum limits are tested for each device at the respective maximum specified junction temperature and at maximum voltage limits with V<sub>CCINT</sub> = 1.26V, V<sub>CCO</sub> = 3.465V, and V<sub>CCAUX</sub> = 2.625V. The FPGA is programmed with a "blank" configuration data file (i.e., a design with no functional elements instantiated). For conditions other than those described above, (e.g., a design including functional elements), measured quiescent current levels may be different than the values in the table. For more accurate estimates for a specific design, use the Xilinx XPower tools.
- 3. There are two recommended ways to estimate the total power consumption (quiescent plus dynamic) for a specific design: a) The <u>Spartan-3E XPower Estimator</u> provides quick, approximate, typical estimates, and does not require a netlist of the design. b) XPower <u>Analyzer uses a netlist as input</u> to provide maximum estimates as well as more accurate typical estimates.
- 4. The maximum numbers in this table indicate the minimum current each power rail requires in order for the FPGA to power-on successfully.



### Single-Ended I/O Standards

Table 9: Recommended Operating Conditions for User I/Os Using Single-Ended Standards

| IOSTANDARD                | Vcc     | <sub>CO</sub> for Drive | rs <sup>(2)</sup> |         | $V_{REF}$                                 |         | V <sub>IL</sub>          | V <sub>IH</sub>          |
|---------------------------|---------|-------------------------|-------------------|---------|-------------------------------------------|---------|--------------------------|--------------------------|
| Attribute                 | Min (V) | Nom (V)                 | Max (V)           | Min (V) | Nom (V)                                   | Max (V) | Max (V)                  | Min (V)                  |
| LVTTL                     | 3.0     | 3.3                     | 3.465             |         |                                           |         | 0.8                      | 2.0                      |
| LVCMOS33 <sup>(4)</sup>   | 3.0     | 3.3                     | 3.465             |         |                                           |         | 0.8                      | 2.0                      |
| LVCMOS25 <sup>(4,5)</sup> | 2.3     | 2.5                     | 2.7               |         |                                           |         | 0.7                      | 1.7                      |
| LVCMOS18                  | 1.65    | 1.8                     | 1.95              |         | <sub>EF</sub> is not use<br>se I/O standa |         | 0.4                      | 0.8                      |
| LVCMOS15                  | 1.4     | 1.5                     | 1.6               |         |                                           |         | 0.4                      | 0.8                      |
| LVCMOS12                  | 1.1     | 1.2                     | 1.3               |         |                                           |         | 0.4                      | 0.7                      |
| PCI33_3                   | 3.0     | 3.3                     | 3.465             |         |                                           |         | 0.3 * V <sub>CCO</sub>   | 0.5 * V <sub>CCO</sub>   |
| HSTL_I_18                 | 1.7     | 1.8                     | 1.9               | 0.8     | 0.9                                       | 1.1     | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   |
| HSTL_III_18               | 1.7     | 1.8                     | 1.9               | -       | 1.1                                       | -       | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   |
| SSTL18_I                  | 1.7     | 1.8                     | 1.9               | 0.833   | 0.900                                     | 0.969   | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 |
| SSTL2_I                   | 2.3     | 2.5                     | 2.7               | 1.15    | 1.25                                      | 1.35    | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 |

- Descriptions of the symbols used in this table are as follows:

  - $V_{CCO}$  the supply voltage for output drivers  $V_{REF}$  the reference voltage for setting the input switching threshold

  - $V_{IL}^{\rm NL}$  the input voltage that indicates a Low logic level  $V_{IH}$  the input voltage that indicates a High logic level
- The V<sub>CCO</sub> rails supply only output drivers, not input circuits.
- For device operation, the maximum signal voltage ( $V_{IH}$  max) may be as high as  $V_{IN}$  max. See Table 72 in DS312.
- There is approximately 100 mV of hysteresis on inputs using LVCMOS33 and LVCMOS25 I/O standards.
- All Dedicated pins (PROG\_B, DONE, TCK, TDI, TDO, and TMS) use the LVCMOS25 standard and draw power from the V<sub>CCAUX</sub> rail (2.5V). The Dual-Purpose configuration pins use the LVCMOS standard before the User mode. When using these pins as part of a standard 2.5V configuration interface, apply 2.5V to the  $V_{CCO}$  lines of Banks 0, 1, and 2 at power-on as well as throughout configuration.
- For information on PCI IP solutions, see www.xilinx.com/pci.



Table 10: DC Characteristics of User I/Os Using **Single-Ended Standards** 

|                         |    |                         | st<br>itions            |                            | : Level<br>teristics       |
|-------------------------|----|-------------------------|-------------------------|----------------------------|----------------------------|
| IOSTANDAR<br>Attribute  | D  | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub><br>Min (V) |
| LVTTL <sup>(3)</sup>    | 2  | 2                       | -2                      | 0.4                        | 2.4                        |
|                         | 4  | 4                       | -4                      |                            |                            |
|                         | 6  | 6                       | -6                      |                            |                            |
|                         | 8  | 8                       | -8                      |                            |                            |
|                         | 12 | 12                      | -12                     |                            |                            |
|                         | 16 | 16                      | -16                     |                            |                            |
| LVCMOS33 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
|                         | 4  | 4                       | -4                      |                            |                            |
|                         | 6  | 6                       | -6                      |                            |                            |
|                         | 8  | 8                       | -8                      |                            |                            |
|                         | 12 | 12                      | -12                     |                            |                            |
|                         | 16 | 16                      | -16                     |                            |                            |
| LVCMOS25 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
|                         | 4  | 4                       | -4                      |                            |                            |
|                         | 6  | 6                       | -6                      |                            |                            |
|                         | 8  | 8                       | -8                      |                            |                            |
|                         | 12 | 12                      | -12                     |                            |                            |
| LVCMOS18 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
|                         | 4  | 4                       | -4                      |                            |                            |
|                         | 6  | 6                       | -6                      |                            |                            |
|                         | 8  | 8                       | -8                      |                            |                            |
| LVCMOS15 <sup>(3)</sup> | 2  | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
|                         | 4  | 4                       | -4                      |                            |                            |
|                         | 6  | 6                       | -6                      | •                          |                            |

Table 10: DC Characteristics of User I/Os Using Single-Ended Standards (Continued)

|                         |   | Test<br>Conditions      |                         | _                          | Level<br>teristics         |
|-------------------------|---|-------------------------|-------------------------|----------------------------|----------------------------|
| IOSTANDARD<br>Attribute |   | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub><br>Min (V) |
| LVCMOS12 <sup>(3)</sup> | 2 | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
| PCI33_3 <sup>(4)</sup>  |   | 1.5                     | -0.5                    | 10% V <sub>CCO</sub>       | 90% V <sub>CCO</sub>       |
| HSTL_I_18               |   | 8                       | -8                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
| HSTL_III_18             |   | 24                      | -8                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
| SSTL18_I                |   | 6.7                     | -6.7                    | V <sub>TT</sub> – 0.475    | V <sub>TT</sub> + 0.475    |
| SSTL2_I                 |   | 8.1                     | -8.1                    | V <sub>TT</sub> – 0.61     | V <sub>TT</sub> + 0.61     |

- The numbers in this table are based on the conditions set forth in Table 6 and Table 9.
- Descriptions of the symbols used in this table are as follows:
  - $\rm I_{OL}$  the output current condition under which  $\rm V_{OL}$  is tested  $\rm I_{OH}$  the output current condition under which  $\rm V_{OH}$  is tested

  - ${
    m V}_{
    m OL}$  the output voltage that indicates a Low logic level  ${\rm V}_{\rm OH}^{--}$  the output voltage that indicates a High logic level
  - $V_{\mbox{\footnotesize CCO}}$  the supply voltage for output drivers
  - V<sub>TT</sub> the voltage applied to a resistor termination
- For the LVCMOS and LVTTL standards: the same  $\mathrm{V}_{\mathrm{OL}}$  and  $\mathrm{V}_{\mathrm{OH}}$ limits apply for both the Fast and Slow slew attributes.
- Tested according to the relevant PCI specifications. For information on PCI IP solutions, see www.xilinx.com/pci.



### Differential I/O Standards

Table 11: Recommended Operating Conditions for User I/Os Using Differential Signal Standards

|                          | V <sub>CCO</sub> for Drivers <sup>(1)</sup> |             |         |             | $V_{ID}$    |             | V <sub>ICM</sub> |         |         |
|--------------------------|---------------------------------------------|-------------|---------|-------------|-------------|-------------|------------------|---------|---------|
| IOSTANDARD<br>Attribute  | Min (V)                                     | Nom (V)     | Max (V) | Min<br>(mV) | Nom<br>(mV) | Max<br>(mV) | Min (V)          | Nom (V) | Max (V) |
| LVDS_25                  | 2.375                                       | 2.50        | 2.625   | 100         | 350         | 600         | 0.30             | 1.25    | 2.20    |
| BLVDS_25                 | 2.375                                       | 2.50        | 2.625   | 100         | 350         | 600         | 0.30             | 1.25    | 2.20    |
| MINI_LVDS_25             | 2.375                                       | 2.50        | 2.625   | 200         | -           | 600         | 0.30             | -       | 2.2     |
| LVPECL_25 <sup>(2)</sup> |                                             | Inputs Only |         | 100         | 800         | 1000        | 0.5              | 1.2     | 2.0     |
| RSDS_25                  | 2.375                                       | 2.50        | 2.625   | 100         | 200         | -           | 0.3              | 1.20    | 1.4     |
| DIFF_HSTL_I_18           | 1.7                                         | 1.8         | 1.9     | 100         | -           | -           | 0.8              | -       | 1.1     |
| DIFF_HSTL_III_18         | 1.7                                         | 1.8         | 1.9     | 100         | -           | -           | 0.8              | -       | 1.1     |
| DIFF_SSTL18_I            | 1.7                                         | 1.8         | 1.9     | 100         | -           | -           | 0.7              | -       | 1.1     |
| DIFF_SSTL2_I             | 2.3                                         | 2.5         | 2.7     | 100         | -           | -           | 1.0              | -       | 1.5     |

#### Notes:

- The V<sub>CCO</sub> rails supply only differential output drivers, not input circuits.
- 2. V<sub>REF</sub> inputs are not used for any of the differential I/O standards.

Table 12: DC Characteristics of User I/Os Using Differential Signal Standards

|                         |             | V <sub>OD</sub> |             | ΔV          | OD          |            | V <sub>OCM</sub> |            | ΔV          | ОСМ         | V <sub>OH</sub>         | V <sub>OL</sub>         |
|-------------------------|-------------|-----------------|-------------|-------------|-------------|------------|------------------|------------|-------------|-------------|-------------------------|-------------------------|
| IOSTANDARD<br>Attribute | Min<br>(mV) | Typ<br>(mV)     | Max<br>(mV) | Min<br>(mV) | Max<br>(mV) | Min<br>(V) | Typ<br>(V)       | Max<br>(V) | Min<br>(mV) | Max<br>(mV) | Min<br>(V)              | Max<br>(V)              |
| LVDS_25                 | 250         | 350             | 450         | -           | _           | 1.125      | -                | 1.375      | -           | -           | -                       | _                       |
| BLVDS_25                | 250         | 350             | 450         | -           | _           | _          | 1.20             | _          | _           | -           | _                       | _                       |
| MINI_LVDS_25            | 300         | _               | 600         | -           | 50          | 1.0        | -                | 1.4        | -           | 50          | _                       | _                       |
| RSDS_25                 | 100         | _               | 400         | -           | _           | 1.1        | -                | 1.4        | -           | _           | _                       | _                       |
| DIFF_HSTL_I_18          | _           | _               | -           | _           | _           | _          | -                | _          | _           | -           | V <sub>CCO</sub> - 0.4  | 0.4                     |
| DIFF_HSTL_III_18        | -           | -               | 1           | -           | -           | _          | -                | _          | -           | -           | V <sub>CCO</sub> - 0.4  | 0.4                     |
| DIFF_SSTL18_I           | _           | _               | _           | -           | _           | -          | -                | _          | -           | -           | V <sub>TT</sub> + 0.475 | V <sub>TT</sub> – 0.475 |
| DIFF_SSTL2_I            | -           | -               | -           | _           | _           | -          | -                | -          | -           | -           | V <sub>TT</sub> + 0.61  | V <sub>TT</sub> – 0.61  |

- 1. The numbers in this table are based on the conditions set forth in Table 6, and Table 11.
- 2. Output voltage measurements for all differential standards are made with a termination resistor (R<sub>T</sub>) of 100Ω across the N and P pins of the differential signal pair. The exception is for BLVDS, shown in Figure 5 below.
- 3. At any given time, no more than two of the following differential output standards may be assigned to an I/O bank: LVDS\_25, RSDS\_25, MINI\_LVDS\_25





Figure 5: External Termination Resistors for BLVDS Transmitter and BLVDS Receiver

### **Switching Characteristics**

### I/O Timing

Table 13: Pin-to-Pin Clock-to-Output Times for the IOB Output Path

|                       |                                                                                                                                    |                                                       |           | -4 Speed<br>Grade |       |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------|-------------------|-------|
| Symbol                | Description                                                                                                                        | Conditions                                            | Device    | Max               | Units |
| Clock-to-Outpu        | ut Times                                                                                                                           |                                                       |           |                   |       |
| T <sub>ICKOFDCM</sub> | When reading from the Output                                                                                                       | LVCMOS25 <sup>(2)</sup> , 12mA                        | XA3S100E  | 2.79              | ns    |
|                       | Flip-Flop (OFF), the time from the active transition on the Global Clock pin to data appearing at the Output pin. The DCM is used. | output drive, Fast slew rate, with DCM <sup>(3)</sup> | XA3S250E  | 3.45              | ns    |
|                       |                                                                                                                                    |                                                       | XA3S500E  | 3.46              | ns    |
|                       |                                                                                                                                    |                                                       | XA3S1200E | 3.46              | ns    |
|                       |                                                                                                                                    |                                                       | XA3S1600E | 3.45              | ns    |
| T <sub>ICKOF</sub>    | When reading from OFF, the                                                                                                         | LVCMOS25 <sup>(2)</sup> , 12mA                        | XA3S100E  | 5.92              | ns    |
|                       | time from the active transition on the Global Clock pin to data                                                                    | output drive, Fast slew rate, without DCM             | XA3S250E  | 5.43              | ns    |
|                       | appearing at the Output pin. The                                                                                                   |                                                       | XA3S500E  | 5.51              | ns    |
|                       | DCM is not used.                                                                                                                   |                                                       | XA3S1200E | 5.94              | ns    |
|                       |                                                                                                                                    |                                                       | XA3S1600E | 6.05              | ns    |

- 1. The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6 and Table 9.
- 2. This clock-to-output time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or a standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data Output. If the former is true, add the appropriate Input adjustment from Table 17. If the latter is true, add the appropriate Output adjustment from Table 18.
- 3. DCM output jitter is included in all measurements.
- 4. For minimums, use the values reported by the Xilinx timing analyzer.



Table 14: Pin-to-Pin Setup and Hold Times for the IOB Input Path (System Synchronous)

|                                                                                                                                                                                              |                                                                       |                                              | IFD_<br>DELAY |           | -4 Speed<br>Grade |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------|---------------|-----------|-------------------|-------|
| Symbol                                                                                                                                                                                       | Description                                                           | Conditions                                   | VALUE=        | Device    | Min               | Units |
| Setup Times                                                                                                                                                                                  | S                                                                     |                                              |               |           |                   |       |
| T <sub>PSDCM</sub>                                                                                                                                                                           | When writing to the Input Flip-Flop                                   | LVCMOS25 <sup>(2)</sup> ,                    | 0             | XA3S100E  | 2.98              | ns    |
|                                                                                                                                                                                              | (IFF), the time from the setup of data at the Input pin to the active | IFD_DELAY_VALUE = 0, with DCM <sup>(4)</sup> |               | XA3S250E  | 2.59              | ns    |
|                                                                                                                                                                                              | transition at a Global Clock pin.                                     | With DOWN 7                                  |               | XA3S500E  | 2.59              | ns    |
| Т                                                                                                                                                                                            | The DCM is used. No Input Delay                                       |                                              |               | XA3S1200E | 2.58              | ns    |
|                                                                                                                                                                                              | is programmed.                                                        |                                              |               | XA3S1600E | 2.59              | ns    |
| T <sub>PSFD</sub> When writing to IFF, the time from the setup of data at the Input pin to an active transition at the Global Clock pin. The DCM is not used. The Input Delay is programmed. | LVCMOS25 <sup>(2)</sup> ,                                             | 2                                            | XA3S100E      | 3.58      | ns                |       |
|                                                                                                                                                                                              | IFD_DELAY_VALUE = default software setting                            | 3                                            | XA3S250E      | 3.91      | ns                |       |
|                                                                                                                                                                                              | doladii soliwalo soliing                                              | 2                                            | XA3S500E      | 4.02      | ns                |       |
|                                                                                                                                                                                              |                                                                       | 5                                            | XA3S1200E     | 5.52      | ns                |       |
|                                                                                                                                                                                              |                                                                       |                                              | 4             | XA3S1600E | 4.46              | ns    |
| <b>Hold Times</b>                                                                                                                                                                            |                                                                       |                                              |               |           |                   |       |
| T <sub>PHDCM</sub>                                                                                                                                                                           | When writing to IFF, the time from                                    | LVCMOS25 <sup>(3)</sup> ,                    | 0             | XA3S100E  | -0.52             | ns    |
|                                                                                                                                                                                              | the active transition at the Global Clock pin to the point when data  | IFD_DELAY_VALUE = 0, with DCM <sup>(4)</sup> |               | XA3S250E  | 0.14              | ns    |
|                                                                                                                                                                                              | must be held at the Input pin. The                                    | WILLI DOWN                                   |               | XA3S500E  | 0.14              | ns    |
|                                                                                                                                                                                              | DCM is used. No Input Delay is                                        |                                              |               | XA3S1200E | 0.15              | ns    |
|                                                                                                                                                                                              | programmed.                                                           |                                              |               | XA3S1600E | 0.14              | ns    |
| T <sub>PHFD</sub>                                                                                                                                                                            | When writing to IFF, the time from                                    | LVCMOS25 <sup>(3)</sup> ,                    | 2             | XA3S100E  | -0.24             | ns    |
|                                                                                                                                                                                              | the active transition at the Global Clock pin to the point when data  | IFD_DELAY_VALUE = default software setting   | 3             | XA3S250E  | -0.32             | ns    |
|                                                                                                                                                                                              | must be held at the Input pin. The                                    | delauit soitware setting                     | 2             | XA3S500E  | -0.49             | ns    |
| DCM is not used. The Inpu                                                                                                                                                                    | DCM is not used. The Input Delay                                      |                                              | 5             | XA3S1200E | -0.63             | ns    |
|                                                                                                                                                                                              | is programmed.                                                        |                                              | 4             | XA3S1600E | -0.39             | ns    |

- 1. The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6 and Table 9.
- 2. This setup time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data Input. If this is true of the Global Clock Input, subtract the appropriate adjustment from Table 17. If this is true of the data Input, add the appropriate Input adjustment from the same table.
- 3. This hold time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data Input. If this is true of the Global Clock Input, add the appropriate Input adjustment from Table 17. If this is true of the data Input, subtract the appropriate Input adjustment from the same table. When the hold time is negative, it is possible to change the data before the clock's active edge.
- 4. DCM output jitter is included in all measurements.



Table 15: Setup and Hold Times for the IOB Input Path

|                      |                                                                                                                                                     |                                                  | IFD_<br>DELAY_ |           | -4<br>Speed<br>Grade |       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|-----------|----------------------|-------|
| Symbol               | Description                                                                                                                                         | Conditions                                       | VALUE          | Device    | Min                  | Units |
| Setup Tim            | es                                                                                                                                                  | •                                                | •              |           | •                    | ,     |
| T <sub>IOPICK</sub>  | Time from the setup of data at the Input pin to the active transition at the ICLK input of the Input Flip-Flop (IFF). No Input Delay is programmed. | LVCMOS25 <sup>(2)</sup> ,<br>IFD_DELAY_VALUE = 0 | 0              | All       | 2.12                 | ns    |
| T <sub>IOPICKD</sub> | Time from the setup of data at the Input                                                                                                            | LVCMOS25 <sup>(2)</sup> ,                        | 2              | XA3S100E  | 6.49                 | ns    |
|                      | pin to the active transition at the IFF's ICLK input. The Input Delay is programmed.                                                                | IFD_DELAY_VALUE = default software setting       | 3              | XA3S250E  | 6.85                 | ns    |
|                      | mpan me mpan z siay is programmea.                                                                                                                  |                                                  | 2              | XA3S500E  | 7.01                 | ns    |
|                      |                                                                                                                                                     |                                                  | 5              | XA3S1200E | 8.67                 | ns    |
|                      |                                                                                                                                                     |                                                  | 4              | XA3S1600E | 7.69                 | ns    |
| Hold Time            | s                                                                                                                                                   |                                                  |                | •         | 1                    |       |
| T <sub>IOICKP</sub>  | Time from the active transition at the IFF's ICLK input to the point where data must be held at the Input pin. No Input Delay is programmed.        | LVCMOS25 <sup>(2)</sup> ,<br>IFD_DELAY_VALUE = 0 | 0              | All       | -0.76                | ns    |
| T <sub>IOICKPD</sub> | Time from the active transition at the IFF's                                                                                                        | LVCMOS25 <sup>(2)</sup> ,                        | 2              | XA3S100E  | -3.93                | ns    |
|                      | ICLK input to the point where data must be held at the Input pin. The Input Delay is                                                                | IFD_DELAY_VALUE = default software setting       | 3              | XA3S250E  | -3.51                | ns    |
|                      | programmed.                                                                                                                                         | adiaan donward donning                           | 2              | XA3S500E  | -3.74                | ns    |
|                      |                                                                                                                                                     |                                                  | 5              | XA3S1200E | -4.30                | ns    |
|                      |                                                                                                                                                     |                                                  | 4              | XA3S1600E | -4.14                | ns    |
| Set/Reset            | Pulse Width                                                                                                                                         |                                                  |                | •         | •                    | •     |
| T <sub>RPW_IOB</sub> | Minimum pulse width to SR control input on IOB                                                                                                      |                                                  |                | All       | 1.80                 | ns    |

- 1. The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6 and Table 9.
- 2. This setup time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. If this is true, add the appropriate Input adjustment from Table 17.
- 3. These hold times require adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. If this is true, subtract the appropriate Input adjustment from Table 17. When the hold time is negative, it is possible to change the data before the clock's active edge.



Table 16: Propagation Times for the IOB Input Path

|                     |                                                                                                                              |                                                  | IFD_<br>DELAY |           | -4 Speed<br>Grade |       |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------|-----------|-------------------|-------|
| Symbol              | Description                                                                                                                  | Conditions                                       | VALUE         | Device    | Max               | Units |
| Propagation         | on Times                                                                                                                     |                                                  |               |           |                   |       |
| T <sub>IOPLI</sub>  | The time it takes for data to travel from the Input pin through the IFF latch to the I output with no input delay programmed | LVCMOS25 <sup>(2)</sup> ,<br>IFD_DELAY_VALUE = 0 | 0             | All       | 2.25              | ns    |
| T <sub>IOPLID</sub> | The time it takes for data to                                                                                                | LVCMOS25 <sup>(2)</sup> ,                        | 2             | XA3S100E  | 5.97              | ns    |
|                     | travel from the Input pin through the IFF latch to the I output with                                                         | IFD_DELAY_VALUE = default software setting       | 3             | XA3S250E  | 6.33              | ns    |
|                     | the input delay programmed                                                                                                   | a clause contract contract                       | 2             | XA3S500E  | 6.49              | ns    |
|                     |                                                                                                                              |                                                  | 5             | XA3S1200E | 8.15              | ns    |
|                     |                                                                                                                              |                                                  | 4             | XA3S1600E | 7.16              | ns    |

- 1. The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6 and Table 9.
- 2. This propagation time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the data Input. When this is true, *add* the appropriate Input adjustment from Table 17.

Table 17: Input Timing Adjustments by IOSTANDARD

| Convert Input Time from LVCMOS25 to the Following | Add the<br>Adjustment Below |       |
|---------------------------------------------------|-----------------------------|-------|
| Signal Standard<br>(IOSTANDARD)                   | -4 Speed Grade              | Units |
| Single-Ended Standards                            |                             |       |
| LVTTL                                             | 0.43                        | ns    |
| LVCMOS33                                          | 0.43                        | ns    |
| LVCMOS25                                          | 0                           | ns    |
| LVCMOS18                                          | 0.98                        | ns    |
| LVCMOS15                                          | 0.63                        | ns    |
| LVCMOS12                                          | 0.27                        | ns    |
| PCl33_3                                           | 0.42                        | ns    |
| HSTL_I_18                                         | 0.12                        | ns    |
| HSTL_III_18                                       | 0.17                        | ns    |
| SSTL18_I                                          | 0.30                        | ns    |
| SSTL2_I                                           | 0.15                        | ns    |

Table 17: Input Timing Adjustments by IOSTANDARD

| Convert Input Time from LVCMOS25 to the Following | Add the<br>Adjustment Below |       |
|---------------------------------------------------|-----------------------------|-------|
| Signal Standard<br>(IOSTANDARD)                   | -4 Speed Grade              | Units |
| Differential Standards                            |                             |       |
| LVDS_25                                           | 0.49                        | ns    |
| BLVDS_25                                          | 0.39                        | ns    |
| MINI_LVDS_25                                      | 0.49                        | ns    |
| LVPECL_25                                         | 0.27                        | ns    |
| RSDS_25                                           | 0.49                        | ns    |
| DIFF_HSTL_I_18                                    | 0.49                        | ns    |
| DIFF_HSTL_III_18                                  | 0.49                        | ns    |
| DIFF_SSTL18_I                                     | 0.30                        | ns    |
| DIFF_SSTL2_I                                      | 0.32                        | ns    |

- The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6, Table 9, and Table 11.
- These adjustments are used to convert input path times originally specified for the LVCMOS25 standard to times that correspond to other signal standards.



Table 18: Output Timing Adjustments for IOB

| Convert Ou<br>LVCMOS25 wi<br>Fast Slew Rat | th 12mA [ | Prive and | Add the<br>Adjustment<br>Below<br>-4 Speed |       |
|--------------------------------------------|-----------|-----------|--------------------------------------------|-------|
| Signal Standa                              |           | _         | Grade                                      | Units |
| Single-Ended S                             | Standards |           |                                            | ı     |
| LVTTL                                      | Slow      | 2 mA      | 5.41                                       | ns    |
|                                            |           | 4 mA      | 2.41                                       | ns    |
|                                            |           | 6 mA      | 1.90                                       | ns    |
|                                            |           | 8 mA      | 0.67                                       | ns    |
|                                            |           | 12 mA     | 0.70                                       | ns    |
|                                            |           | 16 mA     | 0.43                                       | ns    |
|                                            | Fast      | 2 mA      | 5.00                                       | ns    |
|                                            |           | 4 mA      | 1.96                                       | ns    |
|                                            |           | 6 mA      | 1.45                                       | ns    |
|                                            |           | 8 mA      | 0.34                                       | ns    |
|                                            |           | 12 mA     | 0.30                                       | ns    |
|                                            |           | 16 mA     | 0.30                                       | ns    |
| LVCMOS33                                   | Slow      | 2 mA      | 5.29                                       | ns    |
|                                            |           | 4 mA      | 1.89                                       | ns    |
|                                            |           | 6 mA      | 1.04                                       | ns    |
|                                            |           | 8 mA      | 0.69                                       | ns    |
|                                            |           | 12 mA     | 0.42                                       | ns    |
|                                            |           | 16 mA     | 0.43                                       | ns    |
|                                            | Fast      | 2 mA      | 4.87                                       | ns    |
|                                            |           | 4 mA      | 1.52                                       | ns    |
|                                            |           | 6 mA      | 0.39                                       | ns    |
|                                            |           | 8 mA      | 0.34                                       | ns    |
|                                            |           | 12 mA     | 0.30                                       | ns    |
|                                            |           | 16 mA     | 0.30                                       | ns    |
| LVCMOS25                                   | Slow      | 2 mA      | 4.21                                       | ns    |
|                                            |           | 4 mA      | 2.26                                       | ns    |
|                                            |           | 6 mA      | 1.52                                       | ns    |
|                                            |           | 8 mA      | 1.08                                       | ns    |
|                                            |           | 12 mA     | 0.68                                       | ns    |
|                                            | Fast      | 2 mA      | 3.67                                       | ns    |
|                                            |           | 4 mA      | 1.72                                       | ns    |
|                                            |           | 6 mA      | 0.46                                       | ns    |
|                                            |           | 8 mA      | 0.21                                       | ns    |
|                                            |           | 12 mA     | 0                                          | ns    |

Table 18: Output Timing Adjustments for IOB (Continued)

| Convert Ou       | •          | Add the<br>Adjustment<br>Below |          |       |
|------------------|------------|--------------------------------|----------|-------|
| Fast Slew Rat    | e to the F | ollowing                       | -4 Speed |       |
| Signal Standa    | rd (IOSTA  | NDARD)                         | Grade    | Units |
| LVCMOS18         | Slow       | 2 mA                           | 5.24     | ns    |
|                  |            | 4 mA                           | 3.21     | ns    |
|                  |            | 6 mA                           | 2.49     | ns    |
|                  |            | 8 mA                           | 1.90     | ns    |
|                  | Fast       | 2 mA                           | 4.15     | ns    |
|                  |            | 4 mA                           | 2.13     | ns    |
|                  |            | 6 mA                           | 1.14     | ns    |
|                  |            | 8 mA                           | 0.75     | ns    |
| LVCMOS15         | Slow       | 2 mA                           | 4.68     | ns    |
|                  |            | 4 mA                           | 3.97     | ns    |
|                  |            | 6 mA                           | 3.11     | ns    |
|                  | Fast       | 2 mA                           | 3.38     | ns    |
|                  |            | 4 mA                           | 2.70     | ns    |
|                  |            | 6 mA                           | 1.53     | ns    |
| LVCMOS12         | Slow       | 2 mA                           | 6.63     | ns    |
|                  | Fast       | 2 mA                           | 4.44     | ns    |
| HSTL_I_18        |            |                                | 0.34     | ns    |
| HSTL_III_18      |            |                                | 0.55     | ns    |
| PCI33_3          |            |                                | 0.46     | ns    |
| SSTL18_I         |            |                                | 0.25     | ns    |
| SSTL2_I          |            |                                | -0.20    | ns    |
| Differential Sta | ndards     |                                |          |       |
| LVDS_25          |            |                                | -0.55    | ns    |
| BLVDS_25         |            |                                | 0.04     | ns    |
| MINI_LVDS_25     |            |                                | -0.56    | ns    |
| LVPECL_25        |            | Input Only                     | ns       |       |
| RSDS_25          |            |                                | -0.48    | ns    |
| DIFF_HSTL_I_18   |            |                                | 0.42     | ns    |
| DIFF_HSTL_III_18 |            |                                | 0.55     | ns    |
| DIFF_SSTL18_I    |            |                                | 0.40     | ns    |
| DIFF_SSTL2_I     |            |                                | 0.44     | ns    |

- The numbers in this table are tested using the methodology presented in Table 19 and are based on the operating conditions set forth in Table 6, Table 9, and Table 11.
- These adjustments are used to convert output- and three-state-path times originally specified for the LVCMOS25 standard with 12 mA drive and Fast slew rate to times that correspond to other signal standards. Do not adjust times that measure when outputs go into a high-impedance state.



Table 19: Test Methods for Timing Measurement at I/Os

| Signal Standard<br>(IOSTANDARD) |         |                      | Inputs                   |                          | Out                | puts               | Inputs and<br>Outputs |
|---------------------------------|---------|----------------------|--------------------------|--------------------------|--------------------|--------------------|-----------------------|
|                                 |         | V <sub>REF</sub> (V) | V <sub>L</sub> (V)       | V <sub>H</sub> (V)       | $R_T$ ( $\Omega$ ) | V <sub>T</sub> (V) | V <sub>M</sub> (V)    |
| Single-End                      | ed      | '                    |                          |                          |                    |                    |                       |
| LVTTL                           |         | -                    | 0                        | 3.3                      | 1M                 | 0                  | 1.4                   |
| LVCMOS33                        |         | -                    | 0                        | 3.3                      | 1M                 | 0                  | 1.65                  |
| LVCMOS25                        |         | -                    | 0                        | 2.5                      | 1M                 | 0                  | 1.25                  |
| LVCMOS18                        |         | -                    | 0                        | 1.8                      | 1M                 | 0                  | 0.9                   |
| LVCMOS15                        |         | -                    | 0                        | 1.5                      | 1M                 | 0                  | 0.75                  |
| LVCMOS12                        |         | -                    | 0                        | 1.2                      | 1M                 | 0                  | 0.6                   |
| PCl33_3                         | Rising  | -                    | Note 3                   | Note 3                   | 25                 | 0                  | 0.94                  |
|                                 | Falling |                      |                          |                          | 25                 | 3.3                | 2.03                  |
| HSTL_I_18                       |         | 0.9                  | V <sub>REF</sub> - 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 0.9                | V <sub>REF</sub>      |
| HSTL_III_18                     | 3       | 1.1                  | V <sub>REF</sub> - 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 1.8                | V <sub>REF</sub>      |
| SSTL18_I                        |         | 0.9                  | V <sub>REF</sub> - 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 0.9                | V <sub>REF</sub>      |
| SSTL2_I                         |         | 1.25                 | V <sub>REF</sub> – 0.75  | V <sub>REF</sub> + 0.75  | 50                 | 1.25               | V <sub>REF</sub>      |
| Differential                    |         |                      |                          | 1                        |                    |                    |                       |
| LVDS_25                         |         | -                    | V <sub>ICM</sub> - 0.125 | V <sub>ICM</sub> + 0.125 | 50                 | 1.2                | V <sub>ICM</sub>      |
| BLVDS_25                        |         | -                    | V <sub>ICM</sub> - 0.125 | V <sub>ICM</sub> + 0.125 | 1M                 | 0                  | V <sub>ICM</sub>      |
| MINI_LVDS                       | _25     | -                    | V <sub>ICM</sub> - 0.125 | V <sub>ICM</sub> + 0.125 | 50                 | 1.2                | V <sub>ICM</sub>      |
| LVPECL_25                       |         | -                    | V <sub>ICM</sub> - 0.3   | V <sub>ICM</sub> + 0.3   | 1M                 | 0                  | V <sub>ICM</sub>      |
| RSDS_25                         |         | -                    | V <sub>ICM</sub> - 0.1   | V <sub>ICM</sub> + 0.1   | 50                 | 1.2                | V <sub>ICM</sub>      |
| DIFF_HSTL                       | _l_18   | -                    | V <sub>REF</sub> – 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 0.9                | V <sub>ICM</sub>      |
| DIFF_HSTL                       | _III_18 | -                    | V <sub>REF</sub> – 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 1.8                | V <sub>ICM</sub>      |
| DIFF_SSTL                       | 18_I    | -                    | V <sub>REF</sub> – 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 0.9                | V <sub>ICM</sub>      |
| DIFF_SSTL                       | 2_I     | -                    | V <sub>REF</sub> - 0.5   | V <sub>REF</sub> + 0.5   | 50                 | 1.25               | V <sub>ICM</sub>      |

- Descriptions of the relevant symbols are as follows:
  - $V_{\mbox{\scriptsize REF}}$  The reference voltage for setting the input switching threshold

  - $V_{ICM}$  The common mode input voltage  $V_M$  Voltage of measurement point on signal transition  $V_L$  Low-level test voltage at Input pin  $V_H$  High-level test voltage at Input pin

  - $R_T^{-}$  Effective termination resistance, which takes on a value of 1M $\Omega$  when no parallel termination is required
  - $V_T$  Termination voltage
- The load capacitance (C<sub>1</sub>) at the Output pin is 0 pF for all signal standards.
- According to the PCI specification.



## **Configurable Logic Block Timing**

Table 20: CLB (SLICEM) Timing

|                      | Description                                                                                                                             |      | d Grade |       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------|
| Symbol               |                                                                                                                                         |      | Max     | Units |
| Clock-to-Outpu       | ut Times                                                                                                                                |      |         |       |
| T <sub>CKO</sub>     | When reading from the FFX (FFY) Flip-Flop, the time from the active transition at the CLK input to data appearing at the XQ (YQ) output | -    | 0.60    | ns    |
| Setup Times          |                                                                                                                                         |      |         |       |
| T <sub>AS</sub>      | Time from the setup of data at the F or G input to the active transition at the CLK input of the CLB                                    | 0.52 | -       | ns    |
| T <sub>DICK</sub>    | Time from the setup of data at the BX or BY input to the active transition at the CLK input of the CLB                                  | 1.81 | -       | ns    |
| Hold Times           |                                                                                                                                         |      | 1       |       |
| T <sub>AH</sub>      | Time from the active transition at the CLK input to the point where data is last held at the F or G input                               | 0    | -       | ns    |
| T <sub>CKDI</sub>    | Time from the active transition at the CLK input to the point where data is last held at the BX or BY input                             | 0    | -       | ns    |
| Clock Timing         |                                                                                                                                         |      |         |       |
| T <sub>CH</sub>      | The High pulse width of the CLB's CLK signal                                                                                            | 0.80 | -       | ns    |
| T <sub>CL</sub>      | The Low pulse width of the CLK signal                                                                                                   | 0.80 | -       | ns    |
| F <sub>TOG</sub>     | Toggle frequency (for export control)                                                                                                   | 0    | 572     | MHz   |
| Propagation Ti       | imes                                                                                                                                    |      | 1       |       |
| T <sub>ILO</sub>     | The time it takes for data to travel from the CLB's F (G) input to the X (Y) output                                                     | -    | 0.76    | ns    |
| Set/Reset Puls       | e Width                                                                                                                                 |      | 1       | 1     |
| T <sub>RPW_CLB</sub> | The minimum allowable pulse width, High or Low, to the CLB's SR input                                                                   | 1.80 | -       | ns    |

<sup>1.</sup> The numbers in this table are based on the operating conditions set forth in Table 6.



Table 21: CLB Distributed RAM Switching Characteristics

|                       |                                                                                                                                   | -4   |      |       |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|-------|
| Symbol                | Description                                                                                                                       | Min  | Max  | Units |
| Clock-to-Outpu        | t Times                                                                                                                           |      |      |       |
| T <sub>SHCKO</sub>    | Time from the active edge at the CLK input to data appearing on the distributed RAM output                                        | -    | 2.35 | ns    |
| Setup Times           |                                                                                                                                   |      | I    | l     |
| T <sub>DS</sub>       | Setup time of data at the BX or BY input before the active transition at the CLK input of the distributed RAM                     | 0.46 | -    | ns    |
| T <sub>AS</sub>       | Setup time of the F/G address inputs before the active transition at the CLK input of the distributed RAM                         | 0.52 | -    | ns    |
| T <sub>WS</sub>       | Setup time of the write enable input before the active transition at the CLK input of the distributed RAM                         | 0.40 | -    | ns    |
| Hold Times            |                                                                                                                                   |      | I    |       |
| T <sub>DH</sub>       | Hold time of the BX, BY data inputs after the active transition at the CLK input of the distributed RAM                           | 0.15 | -    | ns    |
| $T_{AH,}T_{WH}$       | Hold time of the F/G address inputs or the write enable input after the active transition at the CLK input of the distributed RAM | 0    | -    | ns    |
| Clock Pulse Wi        | dth                                                                                                                               |      |      | ı     |
| $T_{WPH}$ , $T_{WPL}$ | Minimum High or Low pulse width at CLK input                                                                                      | 1.01 | -    | ns    |

Table 22: CLB Shift Register Switching Characteristics

|                                     |                                                                                                              | -4   |      |       |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|-------|
| Symbol                              | Description                                                                                                  | Min  | Max  | Units |
| Clock-to-Outpu                      | t Times                                                                                                      |      |      |       |
| T <sub>REG</sub>                    | Time from the active edge at the CLK input to data appearing on the shift register output                    | -    | 4.16 | ns    |
| Setup Times                         |                                                                                                              |      |      |       |
| T <sub>SRLDS</sub>                  | Setup time of data at the BX or BY input before the active transition at the CLK input of the shift register | 0.46 | -    | ns    |
| Hold Times                          |                                                                                                              | 1    | I    | ll.   |
| T <sub>SRLDH</sub>                  | Hold time of the BX or BY data input after the active transition at the CLK input of the shift register      | 0.16 | -    | ns    |
| Clock Pulse Wi                      | dth                                                                                                          |      |      |       |
| T <sub>WPH</sub> , T <sub>WPL</sub> | Minimum High or Low pulse width at CLK input                                                                 | 1.01 | -    | ns    |



### **Clock Buffer/Multiplexer Switching Characteristics**

Table 23: Clock Distribution Switching Characteristics

| Description                                                                                                 | Symbol            | Maximum -4 Speed Grade | Units |
|-------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-------|
| Global clock buffer (BUFG, BUFGMUX, BUFGCE) I input to O-output delay                                       | T <sub>GIO</sub>  | 1.46                   | ns    |
| Global clock multiplexer (BUFGMUX) select S-input setup to I0 and I1 inputs. Same as BUFGCE enable CE-input | T <sub>GSI</sub>  | 0.63                   | ns    |
| Frequency of signals distributed on global buffers (all sides)                                              | F <sub>BUFG</sub> | 311                    | MHz   |

# 18 x 18 Embedded Multiplier Timing

Table 24: 18 x 18 Embedded Multiplier Timing

|                                              |                                                                                                                                                                          | -4 Speed Grade |                     |       |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|-------|
| Symbol                                       | Description                                                                                                                                                              | Min            | Max                 | Units |
| Combinatoria                                 | l Delay                                                                                                                                                                  |                | 1                   |       |
| T <sub>MULT</sub>                            | Combinatorial multiplier propagation delay from the A and B inputs to the P outputs, assuming 18-bit inputs and a 36-bit product (AREG, BREG, and PREG registers unused) | -              | 4.88 <sup>(1)</sup> | ns    |
| Clock-to-Outp                                | out Times                                                                                                                                                                |                |                     | 1     |
| T <sub>MSCKP_P</sub>                         | Clock-to-output delay from the active transition of the CLK input to valid data appearing on the P outputs when using the PREG register <sup>(2)</sup>                   | -              | 1.10                | ns    |
| T <sub>MSCKP_A</sub><br>T <sub>MSCKP_B</sub> | Clock-to-output delay from the active transition of the CLK input to valid data appearing on the P outputs when using either the AREG or BREG register <sup>(3)</sup>    | -              | 4.97                | ns    |
| Setup Times                                  |                                                                                                                                                                          |                | 1                   |       |
| T <sub>MSDCK_P</sub>                         | Data setup time at the A or B input before the active transition at the CLK when using only the PREG output register (AREG, BREG registers unused) <sup>(2)</sup>        | 3.98           | -                   | ns    |
| T <sub>MSDCK_A</sub>                         | Data setup time at the A input before the active transition at the CLK when using the AREG input register <sup>(3)</sup>                                                 | 0.23           | -                   | ns    |
| T <sub>MSDCK_B</sub>                         | Data setup time at the B input before the active transition at the CLK when using the BREG input register <sup>(3)</sup>                                                 | 0.39           | -                   | ns    |
| Hold Times                                   |                                                                                                                                                                          |                |                     |       |
| T <sub>MSCKD_P</sub>                         | Data hold time at the A or B input before the active transition at the CLK when using only the PREG output register (AREG, BREG registers unused) <sup>(2)</sup>         | -0.97          |                     |       |
| T <sub>MSCKD_A</sub>                         | Data hold time at the A input before the active transition at the CLK when using the AREG input register <sup>(3)</sup>                                                  | 0.04           |                     |       |
| T <sub>MSCKD_B</sub>                         | Data hold time at the B input before the active transition at the CLK when using the BREG input register <sup>(3)</sup>                                                  | 0.05           |                     |       |



Table 24: 18 x 18 Embedded Multiplier Timing (Continued)

|                   |                                                                                                                                                   | -4 Speed Grade |     |       |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|--|--|
| Symbol            | Description                                                                                                                                       | Min            | Max | Units |  |  |
| Clock Frequen     | Clock Frequency                                                                                                                                   |                |     |       |  |  |
| F <sub>MULT</sub> | Internal operating frequency for a two-stage 18x18 multiplier using the AREG and BREG input registers and the PREG output register <sup>(1)</sup> | 0              | 240 | MHz   |  |  |

- 1. Combinatorial delay is less and pipelined performance is higher when multiplying input data with less than 18 bits.
- 2. The PREG register is typically used in both single-stage and two-stage pipelined multiplier implementations.
- 3. Input registers AREG or BREG are typically used when inferring a two-stage multiplier.

### **Block RAM Timing**

Table 25: Block RAM Timing

|                   |                                                                                                                         | -4 Speed Grade |      |       |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|------|-------|--|
| Symbol            | Description                                                                                                             | Min            | Max  | Units |  |
| Clock-to-Out      | put Times                                                                                                               |                |      |       |  |
| T <sub>BCKO</sub> | When reading from block RAM, the delay from the active transition at the CLK input to data appearing at the DOUT output | -              | 2.82 | ns    |  |
| Setup Times       |                                                                                                                         |                | 1    |       |  |
| T <sub>BACK</sub> | Setup time for the ADDR inputs before the active transition at the CLK input of the block RAM                           | 0.38           | -    | ns    |  |
| T <sub>BDCK</sub> | Setup time for data at the DIN inputs before the active transition at the CLK input of the block RAM                    | 0.23           | -    | ns    |  |
| T <sub>BECK</sub> | Setup time for the EN input before the active transition at the CLK input of the block RAM                              | 0.77           | -    | ns    |  |
| T <sub>BWCK</sub> | Setup time for the WE input before the active transition at the CLK input of the block RAM                              | 1.26           | -    | ns    |  |
| Hold Times        |                                                                                                                         |                |      |       |  |
| T <sub>BCKA</sub> | Hold time on the ADDR inputs after the active transition at the CLK input                                               | 0.14           | -    | ns    |  |
| T <sub>BCKD</sub> | Hold time on the DIN inputs after the active transition at the CLK input                                                | 0.13           | -    | ns    |  |
| T <sub>BCKE</sub> | Hold time on the EN input after the active transition at the CLK input                                                  | 0              | -    | ns    |  |
| T <sub>BCKW</sub> | Hold time on the WE input after the active transition at the CLK input                                                  | 0              | -    | ns    |  |



Table 25: Block RAM Timing (Continued)

|                   |                                                                                                                                                                  | -4 Spee | d Grade |       |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------|
| Symbol            | Description                                                                                                                                                      | Min     | Max     | Units |
| Clock Timing      |                                                                                                                                                                  | •       |         |       |
| T <sub>BPWH</sub> | High pulse width of the CLK signal                                                                                                                               | 1.59    | -       | ns    |
| T <sub>BPWL</sub> | Low pulse width of the CLK signal                                                                                                                                | 1.59    | -       | ns    |
| Clock Freque      | ency                                                                                                                                                             |         | 1       |       |
| F <sub>BRAM</sub> | Block RAM clock frequency. RAM read output value written back into RAM, for shift registers and circular buffers. Write-only or read-only performance is faster. | 0       | 230     | MHz   |

### Digital Clock Manager Timing

For specification purposes, the DCM consists of three key components: the Delay-Locked Loop (DLL), the Digital Frequency Synthesizer (DFS), and the Phase Shifter (PS).

Aspects of DLL operation play a role in all DCM applications. All such applications inevitably use the CLKIN and the CLKFB inputs connected to either the CLKO or the CLK2X feedback, respectively. Thus, specifications in the DLL tables (Table 26 and Table 27) apply to any application that only employs the DLL component. When the DFS and/or the PS components are used together with the DLL, then the specifications listed in the DFS and PS tables (Table 28 through Table 31) supersede any corresponding ones in the DLL tables. DLL specifications that do not change with the addition of DFS or PS functions are presented in Table 26 and Table 27.

Period jitter and cycle-cycle jitter are two of many different ways of specifying clock jitter. Both specifications describe statistical variation from a mean value.

Period jitter is the worst-case deviation from the ideal clock period over a collection of millions of samples. In a histogram of period jitter, the mean value is the clock period.

Cycle-cycle jitter is the worst-case difference in clock period between adjacent clock cycles in the collection of clock periods sampled. In a histogram of cycle-cycle jitter, the mean value is zero.

#### Spread Spectrum

DCMs accept typical spread spectrum clocks as long as they meet the input requirements. The DLL will track the frequency changes created by the spread spectrum clock to drive the global clocks to the FPGA logic. See <a href="XAPP469">XAPP469</a>, Spread-Spectrum Clocking Reception for Displays for details.

<sup>1.</sup> The numbers in this table are based on the operating conditions set forth in Table 6.



### **Delay-Locked Loop**

Table 26: Recommended Operating Conditions for the DLL

|                                    |                           |                                                   |                                     | -4 Spee | ed Grade |       |
|------------------------------------|---------------------------|---------------------------------------------------|-------------------------------------|---------|----------|-------|
|                                    | Symbol                    | De                                                | scription                           | Min     | Max      | Units |
| Input Fr                           | equency Ranges            |                                                   |                                     | :       | :        |       |
| F <sub>CLKIN</sub>                 | CLKIN_FREQ_DLL            | Frequency of the CLKIN clock i                    | nput                                | 5(2)    | 240(3)   | MHz   |
| Input Pu                           | ulse Requirements         |                                                   |                                     |         |          |       |
| CLKIN_PULSE CLKIN pulse width as a |                           |                                                   | F <sub>CLKIN</sub> ≤ 150 MHz        | 40%     | 60%      | -     |
|                                    |                           | percentage of the CLKIN period                    | F <sub>CLKIN</sub> > 150 MHz        | 45%     | 55%      | -     |
| Input CI                           | lock Jitter Tolerance and | d Delay Path Variation <sup>(4)</sup>             |                                     |         |          |       |
| CLKIN_0                            | CYC_JITT_DLL_LF           | Cycle-to-cycle jitter at the                      | F <sub>CLKIN</sub> ≤ 150 MHz        | -       | ±300     | ps    |
| CLKIN_0                            | CYC_JITT_DLL_HF           | CLKIN input                                       | F <sub>CLKIN</sub> > 150 MHz        | -       | ±150     | ps    |
| CLKIN_I                            | PER_JITT_DLL              | Period jitter at the CLKIN input                  |                                     | -       | ±1       | ns    |
| CLKFB_                             | DELAY_VAR_EXT             | Allowable variation of off-chip fethe CLKFB input | edback delay from the DCM output to | -       | ±1       | ns    |

- 1. DLL specifications apply when any of the DLL outputs (CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, or CLKDV) are in use.
- 2. The DFS, when operating independently of the DLL, supports lower FCLKIN frequencies. See Table 28.
- To support double the maximum effective FCLKIN limit, set the CLKIN\_DIVIDE\_BY\_2 attribute to TRUE. This attribute divides the incoming clock frequency by two as it enters the DCM. The CLK2X output reproduces the clock frequency provided on the CLKIN input.
- 4. CLKIN input jitter beyond these limits might cause the DCM to lose lock.

Table 27: Switching Characteristics for the DLL

|                            |                                                                        | -4 Spe       | eed Grade                         |       |
|----------------------------|------------------------------------------------------------------------|--------------|-----------------------------------|-------|
| Symbol                     | Description                                                            | Min          | Max                               | Units |
| Output Frequency Ranges    |                                                                        |              |                                   |       |
| CLKOUT_FREQ_CLK0           | Frequency for the CLK0 and CLK180 outputs                              | 5            | 240                               | MHz   |
| CLKOUT_FREQ_CLK90          | Frequency for the CLK90 and CLK270 outputs                             | 5            | 200                               | MHz   |
| CLKOUT_FREQ_2X             | Frequency for the CLK2X and CLK2X180 outputs                           | 10           | 311                               | MHz   |
| CLKOUT_FREQ_DV             | Frequency for the CLKDV output                                         | 0.3125       | 160                               | MHz   |
| Output Clock Jitter(2,3,4) |                                                                        | <del> </del> |                                   |       |
| CLKOUT_PER_JITT_0          | Period jitter at the CLK0 output                                       | -            | ±100                              | ps    |
| CLKOUT_PER_JITT_90         | Period jitter at the CLK90 output                                      | -            | ±150                              | ps    |
| CLKOUT_PER_JITT_180        | Period jitter at the CLK180 output                                     | -            | ±150                              | ps    |
| CLKOUT_PER_JITT_270        | Period jitter at the CLK270 output                                     | -            | ±150                              | ps    |
| CLKOUT_PER_JITT_2X         | Period jitter at the CLK2X and CLK2X180 outputs                        | -            | ±[1% of<br>CLKIN period<br>+ 150] | ps    |
| CLKOUT_PER_JITT_DV1        | Period jitter at the CLKDV output when performing integer division     | -            | ±150                              | ps    |
| CLKOUT_PER_JITT_DV2        | Period jitter at the CLKDV output when performing non-integer division | -            | ±[1% of<br>CLKIN period<br>+ 200] | ps    |