# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# 

DS529 August 19, 2010

### Module 1: Introduction and Ordering Information DS529-1 (v2.0) August 19, 2010

- Introduction
- Features
- Architectural and Configuration Overview
- General I/O Capabilities
- Production Status
- Supported Packages and Package Marking
- Ordering Information

### Module 2: Spartan-3A FPGA Family: Functional Description

### DS529-2 (v2.0) August 19, 2010

The functionality of the Spartan®-3A FPGA family is described in the following documents.

- UG331: Spartan-3 Generation FPGA User Guide
  - Clocking Resources
  - Digital Clock Managers (DCMs)
  - Block RAM
  - Configurable Logic Blocks (CLBs)
    - Distributed RAM
    - SRL16 Shift Registers
    - Carry and Arithmetic Logic
  - I/O Resources
  - Embedded Multiplier Blocks
  - Programmable Interconnect
  - ISE® Design Tools and IP Cores
  - Embedded Processing and Control Solutions
  - Pin Types and Package Overview
  - Package Drawings
  - Powering FPGAs
  - Power Management
  - UG332: Spartan-3 Generation Configuration User Guide
    - Configuration Overview
    - Configuration Pins and Behavior
    - Bitstream Sizes
    - Detailed Descriptions by Mode
      - Master Serial Mode using Platform Flash PROM
      - Master SPI Mode using Commodity Serial Flash
      - Master BPI Mode using Commodity Parallel Flash
      - Slave Parallel (SelectMAP) using a Processor
      - Slave Serial using a Processor
      - JTAG Mode
    - ISE iMPACT Programming Examples
    - MultiBoot Reconfiguration
  - Design Authentication using Device DNA
- UG334: Spartan-3A/3AN FPGA Starter Kit User Guide

# Spartan-3A FPGA Family: Data Sheet

### **Product Specification**

### Module 3: DC and Switching Characteristics DS529-3 (v2.0) August 19, 2010

- DC Electrical Characteristics
  - Absolute Maximum Ratings
  - Supply Voltage Specifications
  - Recommended Operating Conditions
  - Switching Characteristics
  - I/O Timing
  - Configurable Logic Block (CLB) Timing
  - Multiplier Timing
  - Block RAM Timing
  - Digital Clock Manager (DCM) Timing
  - Suspend Mode Timing
  - Device DNA Timing
  - Configuration and JTAG Timing

### Module 4: Pinout Descriptions DS529-4 (v2.0) August 19, 2010

- Pin Descriptions
- Package Overview
- Pinout Tables
- Footprint Diagrams

For more information on the Spartan-3A FPGA family, go to <u>www.xilinx.com/spartan3a</u>

| Spartan-3A FPGA | Status     |
|-----------------|------------|
| XC3S50A         | Production |
| XC3S200A        | Production |
| XC3S400A        | Production |
| XC3S700A        | Production |
| XC3S1400A       | Production |

© Copyright 2006–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI is a registered trademark of the PCI-SIG. All other trademarks are the property of their respective owners.

www.xilinx.com



# 

# Spartan-3A FPGA Family: Introduction and Ordering Information

DS529-1 (v2.0) August 19, 2010

### **Product Specification**

# Introduction

The Spartan®-3A family of Field-Programmable Gate Arrays (FPGAs) solves the design challenges in most high-volume, cost-sensitive, I/O-intensive electronic applications. The five-member family offers densities ranging from 50,000 to 1.4 million system gates, as shown in Table 1.

The Spartan-3A FPGAs are part of the Extended Spartan-3A family, which also include the non-volatile Spartan-3AN and the higher density Spartan-3A DSP FPGAs. The Spartan-3A family builds on the success of the earlier Spartan-3E and Spartan-3 FPGA families. New features improve system performance and reduce the cost of configuration. These Spartan-3A family enhancements, combined with proven 90 nm process technology, deliver more functionality and bandwidth per dollar than ever before, setting the new standard in the programmable logic industry.

Because of their exceptionally low cost, Spartan-3A FPGAs are ideally suited to a wide range of consumer electronics applications, including broadband access, home networking, display/projection, and digital television equipment.

The Spartan-3A family is a superior alternative to mask programmed ASICs. FPGAs avoid the high initial cost, lengthy development cycles, and the inherent inflexibility of conventional ASICs, and permit field design upgrades.

# **Features**

- Very low cost, high-performance logic solution for high-volume, cost-conscious applications
- Dual-range V<sub>CCAUX</sub> supply simplifies 3.3V-only design
- Suspend, Hibernate modes reduce system power
- Multi-voltage, multi-standard SelectIO<sup>™</sup> interface pins
  - Up to 502 I/O pins or 227 differential signal pairs
  - LVCMOS, LVTTL, HSTL, and SSTL single-ended I/O
  - 3.3V, 2.5V, 1.8V, 1.5V, and 1.2V signaling
  - Selectable output drive, up to 24 mA per pin
  - QUIETIO standard reduces I/O switching noise
  - + Full 3.3V  $\pm$  10% compatibility and hot swap compliance

### Table 1: Summary of Spartan-3A FPGA Attributes

- 640+ Mb/s data transfer rate per differential I/O
- LVDS, RSDS, mini-LVDS, HSTL/SSTL differential I/O with integrated differential termination resistors
- Enhanced Double Data Rate (DDR) support
- DDR/DDR2 SDRAM support up to 400 Mb/s
- Fully compliant 32-/64-bit, 33/66 MHz PCI® technology support
- Abundant, flexible logic resources
  - Densities up to 25,344 logic cells, including optional shift register or distributed RAM support
  - Efficient wide multiplexers, wide logic
  - Fast look-ahead carry logic
  - Enhanced 18 x 18 multipliers with optional pipeline
  - IEEE 1149.1/1532 JTAG programming/debug port
- Hierarchical SelectRAM™ memory architecture
  - Up to 576 Kbits of fast block RAM with byte write enables for processor applications
  - Up to 176 Kbits of efficient distributed RAM
- Up to eight Digital Clock Managers (DCMs)
- Clock skew elimination (delay locked loop)
- Frequency synthesis, multiplication, division
- High-resolution phase shifting
- Wide frequency range (5 MHz to over 320 MHz)
- Eight low-skew global clock networks, eight additional clocks per half device, plus abundant low-skew routing
- Configuration interface to industry-standard PROMs
  - Low-cost, space-saving SPI serial Flash PROM
  - x8 or x8/x16 BPI parallel NOR Flash PROM
  - Low-cost Xilinx® Platform Flash with JTAG
  - Unique Device DNA identifier for design authentication
  - Load multiple bitstreams under FPGA control
  - Post-configuration CRC checking
- Complete Xilinx ISE® and WebPACK<sup>™</sup> development system software support plus <u>Spartan-3A Starter Kit</u>
- <u>MicroBlaze</u><sup>™</sup> and <u>PicoBlaze</u><sup>™</sup> embedded processors
- Low-cost QFP and BGA packaging, Pb-free options
  - Common footprints support easy density migration
    - Compatible with select Spartan-3AN nonvolatile FPGAs
  - Compatible with higher density Spartan-3A DSP FPGAs
- XA Automotive version available

|           | System | em Equivalent CLB Array<br>(One CLB = Four Slices) Distributed Block<br>RAM bits <sup>(1)</sup> |      | (One CLB = Four Slices) Distribut |       | (One CLB = Four Slices) |      | Dedicated           |    | Maximum | Maximum<br>Differential |           |  |
|-----------|--------|-------------------------------------------------------------------------------------------------|------|-----------------------------------|-------|-------------------------|------|---------------------|----|---------|-------------------------|-----------|--|
| Device    | Gates  | Logic Cells                                                                                     | Rows | Columns                           | CLBs  | Slices                  |      | bits <sup>(1)</sup> |    | DCMs    | User I/O                | I/O Pairs |  |
| XC3S50A   | 50K    | 1,584                                                                                           | 16   | 12                                | 176   | 704                     | 11K  | 54K                 | 3  | 2       | 144                     | 64        |  |
| XC3S200A  | 200K   | 4,032                                                                                           | 32   | 16                                | 448   | 1,792                   | 28K  | 288K                | 16 | 4       | 248                     | 112       |  |
| XC3S400A  | 400K   | 8,064                                                                                           | 40   | 24                                | 896   | 3,584                   | 56K  | 360K                | 20 | 4       | 311                     | 142       |  |
| XC3S700A  | 700K   | 13,248                                                                                          | 48   | 32                                | 1,472 | 5,888                   | 92K  | 360K                | 20 | 8       | 372                     | 165       |  |
| XC3S1400A | 1400K  | 25,344                                                                                          | 72   | 40                                | 2,816 | 11,264                  | 176K | 576K                | 32 | 8       | 502                     | 227       |  |

Notes:

1. By convention, one Kb is equivalent to 1,024 bits.

<sup>©</sup> Copyright 2006–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI is a registered trademark of the PCI-SIG. All other trademarks are the property of their respective owners.

# **Architectural Overview**

The Spartan-3A family architecture consists of five fundamental programmable functional elements:

- **Configurable Logic Blocks (CLBs)** contain flexible Look-Up Tables (LUTs) that implement logic plus storage elements used as flip-flops or latches. CLBs perform a wide variety of logical functions as well as store data.
- Input/Output Blocks (IOBs) control the flow of data between the I/O pins and the internal logic of the device. IOBs support bidirectional data flow plus 3-state operation. Supports a variety of signal standards, including several high-performance differential standards. Double Data-Rate (DDR) registers are included.
- **Block RAM** provides data storage in the form of 18-Kbit dual-port blocks.
- **Multiplier Blocks** accept two 18-bit binary numbers as inputs and calculate the product.

 Digital Clock Manager (DCM) Blocks provide self-calibrating, fully digital solutions for distributing, delaying, multiplying, dividing, and phase-shifting clock signals.

These elements are organized as shown in Figure 1. A dual ring of staggered IOBs surrounds a regular array of CLBs. Each device has two columns of block RAM except for the XC3S50A, which has one column. Each RAM column consists of several 18-Kbit RAM blocks. Each block RAM is associated with a dedicated multiplier. The DCMs are positioned in the center with two at the top and two at the bottom of the device. The XC3S50A has DCMs only at the top, while the XC3S700A and XC3S1400A add two DCMs in the middle of the two columns of block RAM and multipliers.

The Spartan-3A family features a rich network of routing that interconnect all five functional elements, transmitting signals among them. Each functional element has an associated switch matrix that permits multiple connections to the routing.



Notes:

1. The XC3S700A and XC3S1400A have two additional DCMs on both the left and right sides as indicated by the dashed lines. The XC3S50A has only two DCMs at the top and only one Block RAM/Multiplier column.

Figure 1: Spartan-3A FPGA Architecture

# Configuration

Spartan-3A FPGAs are programmed by loading configuration data into robust, reprogrammable, static CMOS configuration latches (CCLs) that collectively control all functional elements and routing resources. The FPGA's configuration data is stored externally in a PROM or some other non-volatile medium, either on or off the board. After applying power, the configuration data is written to the FPGA using any of seven different modes:

- Master Serial from a Xilinx Platform Flash PROM
- Serial Peripheral Interface (SPI) from an industry-standard SPI serial Flash
- Byte Peripheral Interface (BPI) Up from an industry-standard x8 or x8/x16 parallel NOR Flash
- Slave Serial, typically downloaded from a processor
- Slave Parallel, typically downloaded from a processor
- Boundary Scan (JTAG), typically downloaded from a processor or system tester

Furthermore, Spartan-3A FPGAs support MultiBoot configuration, allowing two or more FPGA configuration bitstreams to be stored in a single SPI serial Flash or a BPI parallel NOR Flash. The FPGA application controls which configuration to load next and when to load it.

Additionally, each Spartan-3A FPGA contains a unique, factory-programmed Device DNA identifier useful for tracking purposes, anti-cloning designs, or IP protection.

# I/O Capabilities

The Spartan-3A FPGA SelectIO interface supports many popular single-ended and differential standards. Table 2 shows the number of user I/Os as well as the number of differential I/O pairs available for each device/package combination. Some of the user I/Os are unidirectional input-only pins as indicated in Table 2.

Spartan-3A FPGAs support the following single-ended standards:

- 3.3V low-voltage TTL (LVTTL)
- Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V, 1.5V, or 1.2V
- 3.3V PCI at 33 MHz or 66 MHz
- HSTL I, II, and III at 1.5V and 1.8V, commonly used in memory applications
- SSTL I and II at 1.8V, 2.5V, and 3.3V, commonly used for memory applications

Spartan-3A FPGAs support the following differential standards:

- LVDS, mini-LVDS, RSDS, and PPDS I/O at 2.5V or 3.3V
- Bus LVDS I/O at 2.5V
- TMDS I/O at 3.3V
- Differential HSTL and SSTL I/O
- LVPECL inputs at 2.5V or 3.3V

| Package           |                   | 100<br>6100            | TQ144         FT256         FG320         FG400           TQG144         FTG256         FGG320         FGG400 |                               |                           |                   | 484<br>6484               | FG676<br>FGG676    |                           |                    |                    |                           |                    |                     |
|-------------------|-------------------|------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|-------------------|---------------------------|--------------------|---------------------------|--------------------|--------------------|---------------------------|--------------------|---------------------|
| Body Size<br>(mm) | 14 2              | 14 x 14 <sup>(2)</sup> |                                                                                                               | <b>20 x 20</b> <sup>(2)</sup> |                           | 17 x 17 19 x      |                           | 19 x 19 21 x 21    |                           | c 21               | 23 :               | x 23                      | 27 :               | x 27                |
| Device            | User              | Diff                   | User                                                                                                          | Diff                          | User                      | Diff              | User                      | Diff               | User                      | Diff               | User               | Diff                      | User               | Diff                |
| XC3S50A           | <b>68</b><br>(13) | <b>60</b><br>(24)      | <b>108</b><br>(7)                                                                                             | <b>50</b><br>(24)             | 144<br><i>(32)</i>        | <b>64</b><br>(32) | -                         | -                  | -                         | -                  | -                  | -                         | -                  | -                   |
| XC3S200A          | <b>68</b><br>(13) | <b>60</b><br>(24)      | -                                                                                                             | -                             | <b>195</b><br><i>(35)</i> | <b>90</b><br>(50) | <b>248</b><br>(56)        | <b>112</b><br>(64) | -                         | -                  | -                  | -                         | -                  | -                   |
| XC3S400A          | -                 | -                      | -                                                                                                             | -                             | <b>195</b><br><i>(35)</i> | <b>90</b><br>(50) | <b>251</b><br><i>(59)</i> | <b>112</b><br>(64) | <b>311</b><br>(63)        | <b>142</b><br>(78) | -                  | -                         | -                  | -                   |
| XC3S700A          | -                 | -                      | -                                                                                                             | -                             | <b>161</b><br>(13)        | <b>74</b><br>(36) | -                         | -                  | <b>311</b><br><i>(63)</i> | <b>142</b><br>(78) | <b>372</b><br>(84) | <b>165</b><br>(93)        | -                  | -                   |
| XC3S1400A         | -                 | -                      | -                                                                                                             | -                             | <b>161</b><br>(13)        | <b>74</b><br>(36) | -                         | -                  | -                         | -                  | <b>375</b><br>(87) | <b>165</b><br><i>(93)</i> | <b>502</b><br>(94) | <b>227</b><br>(131) |

### Table 2: Available User I/Os and Differential (Diff) I/O Pairs

### Notes:

- 1. The number shown in **bold** indicates the maximum number of I/O and input-only pins. The number shown in (*italics*) indicates the number of input-only pins. The differential (Diff) input-only pin count includes both differential pairs on input-only pins and differential pairs on I/O pins within I/O banks that are restricted to differential inputs.
- 2. The footprints for the VQ/TQ packages are larger than the package body. See the Package Drawings for details.

# **Production Status**

Table 3 indicates the production status of each Spartan-3A FPGA by temperature range and speed grade. The table also lists the earliest speed file version required for creating

a production configuration bitstream. Later versions are also supported.

| Te     | emperature Range | Comr                  | nercial (C)           | Industrial            |
|--------|------------------|-----------------------|-----------------------|-----------------------|
|        | Speed Grade      | Standard (-4)         | High-Performance (-5) | Standard (-4)         |
|        | XC3S50A          | Production<br>(v1.35) | Production<br>(v1.35) | Production<br>(v1.35) |
| ber    | XC3S200A         | Production<br>(v1.35) | Production<br>(v1.35) | Production<br>(v1.35) |
| Number | XC3S400A         | Production<br>(v1.36) | Production<br>(v1.36) | Production<br>(v1.36) |
| Part   | XC3S700A         | Production<br>(v1.34) | Production<br>(v1.35) | Production<br>(v1.34) |
|        | XC3S1400A        | Production<br>(v1.34) | Production<br>(v1.35) | Production<br>(v1.34) |

# **Package Marking**

Figure 2 provides a top marking example for Spartan-3A FPGAs in the quad-flat packages. Figure 3 shows the top marking for Spartan-3A FPGAs in BGA packages. The markings for the BGA packages are nearly identical to those for the quad-flat packages, except that the marking is rotated with respect to the ball A1 indicator.

The "5C" and "4I" Speed Grade/Temperature Range part combinations may be dual marked as "5C/4I". Devices with a single mark are only guaranteed for the marked speed grade and temperature range.









# **Ordering Information**

Spartan-3A FPGAs are available in both standard and Pb-free packaging options for all device/package combinations. The Pb-free packages include a 'G' character in the ordering code.



| Device    |    | Speed Grade                           |                  | Package Type / Number of Pins <sup>(1)</sup>     |   | Temperature Range (T <sub>J</sub> ) |
|-----------|----|---------------------------------------|------------------|--------------------------------------------------|---|-------------------------------------|
| XC3S50A   | -4 | Standard Performance                  | VQ100/<br>VQG100 | 100-pin Very Thin Quad Flat Pack (VQFP)          | С | Commercial (0°C to 85°C)            |
| XC3S200A  | -5 | High Performance<br>(Commercial only) | TQ144/<br>TQG144 | 144-pin Thin Quad Flat Pack (TQFP)               | I | Industrial (-40°C to 100°C)         |
| XC3S400A  |    |                                       | FT256/<br>FTG256 | 256-ball Fine-Pitch Thin Ball Grid Array (FTBGA) |   |                                     |
| XC3S700A  |    |                                       | FG320/<br>FGG320 | 320-ball Fine-Pitch Ball Grid Array (FBGA)       |   |                                     |
| XC3S1400A |    |                                       | FG400/<br>FGG400 | 400-ball Fine-Pitch Ball Grid Array (FBGA)       |   |                                     |
|           |    |                                       | FG484/<br>FGG484 | 484-ball Fine-Pitch Ball Grid Array (FBGA)       |   |                                     |
|           |    |                                       | FG676<br>FGG676  | 676-ball Fine-Pitch Ball Grid Array (FBGA)       |   |                                     |

### Notes:

2. See <u>DS681</u> for the XA Automotive Spartan-3A FPGAs.

# **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                              |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12/05/06 | 1.0     | Initial release.                                                                                                                                      |
| 02/02/07 | 1.1     | Promoted to Preliminary status. Updated maximum differential I/O count for XC3S50A in Table 1. Updated differential input-only pin counts in Table 2. |
| 03/16/07 | 1.2     | Minor formatting updates.                                                                                                                             |
| 04/23/07 | 1.3     | Added "Production Status" section.                                                                                                                    |
| 05/08/07 | 1.4     | Updated XC3S400A to Production.                                                                                                                       |
| 07/10/07 | 1.4.1   | Minor updates.                                                                                                                                        |
| 04/15/08 | 1.6     | Added VQ100 for XC3S50A and XC3S200A and extended FT256 to XC3S700A and XC3S1400A Added reference to SCD 4103 for 750 Mbps performance.               |
| 05/28/08 | 1.7     | Added reference to XA Automotive version.                                                                                                             |
| 03/06/09 | 1.8     | Simplified Ordering Information. Added references to Extended Spartan-3A Family.<br>Removed reference to SCD 4103.                                    |
| 08/19/10 | 2.0     | Updated Table 2 to clarify TQ/VQ size.                                                                                                                |

www.xilinx.com

<sup>1.</sup> See Table 2 for specific device/package combinations.

# 

# Spartan-3A FPGA Family: Functional Description

DS529-2 (v2.0) August 19, 2010

### **Product Specification**

# **Spartan-3A FPGA Design Documentation**

The functionality of the Spartan®-3A FPGA Family is described in the following documents. The topics covered in each guide is listed below.

- DS706: Extended Spartan-3A Family Overview <u>www.xilinx.com/support/documentation/</u> <u>data\_sheets/ds706.pdf</u>
- UG331: Spartan-3 Generation FPGA User Guide
   <u>www.xilinx.com/support/documentation/</u>
   <u>user\_guides/ug331.pdf</u>
  - Clocking Resources
  - Digital Clock Managers (DCMs)
  - Block RAM
  - Configurable Logic Blocks (CLBs)
    - Distributed RAM
    - SRL16 Shift Registers
    - Carry and Arithmetic Logic
  - I/O Resources
  - Embedded Multiplier Blocks
  - Programmable Interconnect
  - ISE® Software Design Tools
  - IP Cores
  - Embedded Processing and Control Solutions
  - Pin Types and Package Overview
  - Package Drawings
  - Powering FPGAs
  - Power Management
- UG332: Spartan-3 Generation Configuration User Guide

www.xilinx.com/support/documentation/ user\_guides/ug332.pdf

- Configuration Overview
  - Configuration Pins and Behavior
  - Bitstream Sizes

- Detailed Descriptions by Mode
  - Master Serial Mode using Xilinx® Platform Flash PROM
  - Master SPI Mode using Commodity SPI Serial Flash PROM
  - Master BPI Mode using Commodity Parallel NOR Flash PROM
  - Slave Parallel (SelectMAP) using a Processor
  - Slave Serial using a Processor
  - JTAG Mode
- ISE iMPACT Programming Examples
- MultiBoot Reconfiguration
- Design Authentication using Device DNA

For application examples, see the Spartan-3A FPGA application notes.

Spartan-3A FPGA Application Notes
 www.xilinx.com/support/documentation/
 spartan-3a\_application\_notes.htm

For specific hardware examples, please see the Spartan-3A FPGA Starter Kit board web page, which has links to various design examples and the user guide.

- Spartan-3A/3AN FPGA Starter Kit Board Page
   www.xilinx.com/s3astarter
- UG334: Spartan-3A/3AN FPGA Starter Kit User Guide www.xilinx.com/support/documentation/ boards\_and\_kits/ug334.pdf

For information on the XA Automotive version of the Spartan-3A family, see the following data sheet.

 XA Spartan-3A Automotive FPGA Family Data Sheet <u>www.xilinx.com/support/documentation/data\_sheets/ ds681.pdf</u>

Create a Xilinx user account and sign up to receive automatic e-mail notification whenever this data sheet or the associated user guides are updated.

Sign Up for Alerts
 www.xilinx.com/support/answers/18683.htm

www.xilinx.com

<sup>©</sup> Copyright 2006–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI is a registered trademark of the PCI-SIG. All other trademarks are the property of their respective owners.

# **Related Product Families**

The Spartan-3AN nonvolatile FPGA family is architecturally identical to the Spartan-3A FPGA family, except that it has in-system flash memory and is offered in select pin-compatible package options.

DS557: Spartan-3AN Family Data Sheet
 <u>www.xilinx.com/support/documentation/</u>
 <u>data\_sheets/ds557.pdf</u>

The compatible Spartan-3A DSP FPGA family replaces the 18-bit multiplier with the DSP48A block, while also increasing the block RAM capability and quantity. The two members of the Spartan-3A DSP FPGA family extend the Spartan-3A density range up to 37,440 and 53,712 logic cells.

- DS610: Spartan-3A DSP FPGA Family Data Sheet
   www.xilinx.com/support/documentation/
   data\_sheets/ds610.pdf
- UG431: XtremeDSP DSP48A for Spartan-3A DSP FPGAs www.xilinx.com/support/documentation/ user\_guides/ug431.pdf

# **Revision History**

Date Version Revision 1.0 12/05/06 Initial release. 02/02/07 1.1 Promoted to Preliminary status. 03/16/07 1.2 Added cross-reference to nonvolatile Spartan-3AN FPGA family. 04/23/07 1.3 Added cross-reference to compatible Spartan-3A DSP family. 07/10/07 1.4 Updated Starter Kit reference to new UG334. 04/15/08 Updated trademarks. 1.6 05/28/08 1.7 Added reference to XA Automotive version. 03/06/09 1.8 Added link to DS706 on Extended Spartan-3A family. 08/19/10 2.0 Updated link to sign up for Alerts.

The following table shows the revision history for this document.



# Spartan-3A FPGA Family: DC and Switching Characteristics

DS529-3 (v2.0) August 19, 2010

### **Product Specification**

# **DC Electrical Characteristics**

In this section, specifications may be designated as Advance, Preliminary, or Production. These terms are defined as follows:

**Advance:** Initial estimates are based on simulation, early characterization, and/or extrapolation from the characteristics of other families. Values are subject to change. Use as estimates, not for production.

**Preliminary:** Based on characterization. Further changes are not expected.

**Production:** These specifications are approved once the silicon has been characterized over numerous production lots. Parameter values are considered stable with no future changes expected.

All parameter limits are representative of worst-case supply voltage and junction temperature conditions. **Unless** otherwise noted, the published parameter values apply to all Spartan®-3A devices. AC and DC characteristics are specified using the same numbers for both commercial and industrial grades.

## **Absolute Maximum Ratings**

Stresses beyond those listed under Table 4: Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions is not implied. Exposure to absolute maximum conditions for extended periods of time adversely affects device reliability.

| Symbol             | Description                                                | Conditions                                | Min   | Max                   | Units |
|--------------------|------------------------------------------------------------|-------------------------------------------|-------|-----------------------|-------|
| V <sub>CCINT</sub> | Internal supply voltage                                    |                                           | -0.5  | 1.32                  | V     |
| V <sub>CCAUX</sub> | Auxiliary supply voltage                                   |                                           | -0.5  | 3.75                  | V     |
| V <sub>CCO</sub>   | Output driver supply voltage                               |                                           | -0.5  | 3.75                  | V     |
| $V_{REF}$          | Input reference voltage                                    |                                           | -0.5  | V <sub>CCO</sub> +0.5 | V     |
| V <sub>IN</sub>    | Voltage applied to all User I/O pins and dual-purpose pins | Driver in a high-impedance state          | -0.95 | 4.6                   | v     |
|                    | Voltage applied to all Dedicated pins                      |                                           | -0.5  | 4.6                   | V     |
| Ι <sub>ΙΚ</sub>    | Input clamp current per I/O pin                            | $-0.5V < V_{IN} < (V_{CCO} + 0.5V)^{(1)}$ | -     | ±100                  | mA    |
|                    |                                                            | Human body model                          | _     | ±2000                 | V     |
| $V_{ESD}$          | Electrostatic Discharge Voltage                            | Charged device model                      | _     | ±500                  | V     |
|                    |                                                            | Machine model                             | _     | ±200                  | V     |
| Τ <sub>J</sub>     | Junction temperature                                       |                                           | _     | 125                   | °C    |
| T <sub>STG</sub>   | Storage temperature                                        |                                           | -65   | 150                   | °C    |

### Table 4: Absolute Maximum Ratings

Notes:

1. Upper clamp applies only when using PCI IOSTANDARDs.

2. For soldering guidelines, see UG112: Device Packaging and Thermal Characteristics and XAPP427: Implementation and Solder Reflow Guidelines for Pb-Free Packages.

© Copyright 2006–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI is a registered trademark of the PCI-SIG. All other trademarks are the property of their respective owners.

www.xilinx.com

## **Power Supply Specifications**

### Table 5: Supply Voltage Thresholds for Power-On Reset

| Symbol              | Description                                      | Min | Max | Units |
|---------------------|--------------------------------------------------|-----|-----|-------|
| V <sub>CCINTT</sub> | Threshold for the V <sub>CCINT</sub> supply      | 0.4 | 1.0 | V     |
| V <sub>CCAUXT</sub> | Threshold for the V <sub>CCAUX</sub> supply      | 1.0 | 2.0 | V     |
| V <sub>CCO2T</sub>  | Threshold for the V <sub>CCO</sub> Bank 2 supply | 1.0 | 2.0 | V     |

### Notes:

 V<sub>CCINT</sub>, V<sub>CCAUX</sub>, and V<sub>CCO</sub> supplies to the FPGA can be applied in any order. However, the FPGA's configuration source (Platform Flash, SPI Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source. Apply V<sub>CCINT</sub> last for lowest overall power consumption (see <u>UG331</u> chapter "Powering Spartan-3 Generation FPGAs" for more information).

2. To ensure successful power-on, V<sub>CCINT</sub>, V<sub>CCO</sub> Bank 2, and V<sub>CCAUX</sub> supplies must rise through their respective threshold-voltage ranges with no dips at any point.

### Table 6: Supply Voltage Ramp Rate

| Symbol              | Description                                                 | Min | Мах | Units |
|---------------------|-------------------------------------------------------------|-----|-----|-------|
| V <sub>CCINTR</sub> | Ramp rate from GND to valid V <sub>CCINT</sub> supply level | 0.2 | 100 | ms    |
| V <sub>CCAUXR</sub> | Ramp rate from GND to valid $V_{CCAUX}$ supply level        | 0.2 | 100 | ms    |
| V <sub>CCO2R</sub>  | Ramp rate from GND to valid $V_{CCO}$ Bank 2 supply level   | 0.2 | 100 | ms    |

#### Notes:

 V<sub>CCINT</sub>, V<sub>CCAUX</sub>, and V<sub>CCO</sub> supplies to the FPGA can be applied in any order. However, the FPGA's configuration source (Platform Flash, SPI Flash, parallel NOR Flash, microcontroller) might have specific requirements. Check the data sheet for the attached configuration source. Apply V<sub>CCINT</sub> last for lowest overall power consumption (see <u>UG331</u> chapter "Powering Spartan-3 Generation FPGAs" for more information).

2. To ensure successful power-on, V<sub>CCINT</sub>, V<sub>CCO</sub> Bank 2, and V<sub>CCAUX</sub> supplies must rise through their respective threshold-voltage ranges with no dips at any point.

# *Table 7:* Supply Voltage Levels Necessary for Preserving CMOS Configuration Latch (CCL) Contents and RAM Data

| Symbol             | Description                                                                             | Min | Units |
|--------------------|-----------------------------------------------------------------------------------------|-----|-------|
| V <sub>DRINT</sub> | $V_{CCINT}$ level required to retain CMOS Configuration Latch (CCL) and RAM data        | 1.0 | V     |
| V <sub>DRAUX</sub> | $V_{\mbox{CCAUX}}$ level required to retain CMOS Configuration Latch (CCL) and RAM data | 2.0 | V     |

# **General Recommended Operating Conditions**

### Table 8: General Recommended Operating Conditions

| Symbol                          | Des                                         | scription                |            | Min  | Nominal               | Max  | Units |
|---------------------------------|---------------------------------------------|--------------------------|------------|------|-----------------------|------|-------|
| т                               | lupation tomporature                        | Commercial               |            |      |                       | 85   | °C    |
| ТЈ                              | Junction temperature                        | -40                      | -          | 100  | °C                    |      |       |
| V <sub>CCINT</sub>              | Internal supply voltage                     | 1.14                     | 1.20       | 1.26 | V                     |      |       |
| V <sub>CCO</sub> <sup>(1)</sup> | Output driver supply voltage                | 1.10                     | -          | 3.60 | V                     |      |       |
| V                               | Auxiliary supply voltage <sup>(2)</sup>     | $V_{CCAUX} = 2.5$        |            | 2.25 | 2.50                  | 2.75 | V     |
| V <sub>CCAUX</sub>              | Auxiliary supply vollage                    | $V_{CCAUX} = 3.3$        |            | 3.00 | 3.30                  | 3.60 | V     |
|                                 |                                             | PCI IOSTANDAF            | -0.5       | -    | V <sub>CCO</sub> +0.5 | V    |       |
| V <sub>IN</sub>                 | Input voltage <sup>(3)</sup>                | All other                | IP or IO_# | -0.5 | -                     | 4.10 | V     |
|                                 |                                             | IO_Lxxy_# <sup>(4)</sup> | -0.5       | -    | 4.10                  | V    |       |
| T <sub>IN</sub>                 | Input signal transition time <sup>(5)</sup> | -                        | -          | 500  | ns                    |      |       |

Notes:

This V<sub>CCO</sub> range spans the lowest and highest operating voltages for all supported I/O standards. Table 11 lists the recommended V<sub>CCO</sub> 1. range specific to each of the single-ended I/O standards, and Table 13 lists that specific to the differential standards.

2.

Define V<sub>CCAUX</sub> selection using CONFIG VCCAUX constraint. See <u>XAPP459</u>, "Eliminating I/O Coupling Effects when Interfacing Large-Swing Single-Ended Signals to User I/O Pins." З.

For single-ended signals that are placed on a differential-capable I/O,  $V_{IN}$  of -0.2V to -0.5V is supported but can cause increased leakage between the two pins. See *Parasitic Leakage* in UG331, *Spartan-3 Generation FPGA User Guide*. 4.

Measured between 10% and 90% V<sub>CCO</sub>. Follow Signal Integrity recommendations. 5.

# **General DC Characteristics for I/O Pins**

| Table 9: General DC Characteristics of User I/O, Dual-Purpose, and Dedie | cated Pins <sup>(1)</sup> |
|--------------------------------------------------------------------------|---------------------------|
|--------------------------------------------------------------------------|---------------------------|

| Symbol                                 | Description                                                                                                                     | Description Test Conditions                                   |                                                       |      |                       |      | Units |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------|------|-----------------------|------|-------|
| I <sub>L</sub> (2)                     | Leakage current at User I/O,<br>input-only, dual-purpose, and<br>dedicated pins, FPGA powered                                   | Driver is in a high-impeda $V_{IN} = 0V$ or $V_{CCO}$ max, sa | nce state,<br>ample-tested                            | -10  | -                     | +10  | μA    |
| I <sub>HS</sub>                        | Leakage current on pins during hot socketing, FPGA unpowered                                                                    | All pins except INIT_B, PF pins when PUDC_B = 1.              | ROG_B, DONE, and JTAG                                 | -10  | -                     | +10  | μA    |
|                                        |                                                                                                                                 | INIT_B, PROG_B, DONE pins when PUDC_B = 0.                    | , and JTAG pins or other                              | Ad   | d I <sub>HS</sub> + I | RPU  | μA    |
| I <sub>RPU</sub> <sup>(3)</sup>        | at User I/O, dual-purpose,                                                                                                      | $V_{CCO}$ or $V_{CCAUX} = 3.0V$ to $3.6V$                     | -151                                                  | -315 | -710                  | μA   |       |
|                                        | input-only, and dedicated pins. Dedicated pins are powered by $V_{CCAUX}$ .                                                     |                                                               | V <sub>CCO</sub> or V <sub>CCAUX</sub> = 2.3V to 2.7V | -82  | -182                  | -437 | μA    |
|                                        |                                                                                                                                 |                                                               | V <sub>CCO</sub> = 1.7V to 1.9V                       | -36  | -88                   | -226 | μA    |
|                                        |                                                                                                                                 |                                                               | V <sub>CCO</sub> = 1.4V to 1.6V                       | -22  | -56                   | -148 | μA    |
|                                        |                                                                                                                                 |                                                               | V <sub>CCO</sub> = 1.14V to 1.26V                     | -11  | -31                   | -83  | μA    |
| R <sub>PU</sub> <sup>(3)</sup>         | Equivalent pull-up resistor value                                                                                               | V <sub>IN</sub> = GND                                         | V <sub>CCO</sub> = 3.0V to 3.6V                       | 5.1  | 11.4                  | 23.9 | kΩ    |
|                                        | at User I/O, dual-purpose,<br>input-only, and dedicated pins                                                                    |                                                               | V <sub>CCO</sub> = 2.3V to 2.7V                       | 6.2  | 14.8                  | 33.1 | kΩ    |
| (based on I <sub>RPU</sub> per Note 3) |                                                                                                                                 | V <sub>CCO</sub> = 1.7V to 1.9V                               | 8.4                                                   | 21.6 | 52.6                  | kΩ   |       |
|                                        |                                                                                                                                 | V <sub>CCO</sub> = 1.4V to 1.6V                               | 10.8                                                  | 28.4 | 74.0                  | kΩ   |       |
|                                        |                                                                                                                                 | V <sub>CCO</sub> = 1.14V to 1.26V                             | 15.3                                                  | 41.1 | 119.4                 | kΩ   |       |
| I <sub>RPD</sub> <sup>(3)</sup>        | PD <sup>(3)</sup> Current through pull-down                                                                                     | $V_{IN} = V_{CCO}$                                            | V <sub>CCAUX</sub> = 3.0V to 3.6V                     | 167  | 346                   | 659  | μA    |
|                                        | resistor at User I/O,<br>dual-purpose, input-only, and<br>dedicated pins. Dedicated pins<br>are powered by V <sub>CCAUX</sub> . |                                                               | V <sub>CCAUX</sub> = 2.25V to 2.75V                   | 100  | 225                   | 457  | μΑ    |
| R <sub>PD</sub> <sup>(3)</sup>         | Equivalent pull-down resistor                                                                                                   | V <sub>CCAUX</sub> = 3.0V to 3.6V                             | V <sub>IN</sub> = 3.0V to 3.6V                        | 5.5  | 10.4                  | 20.8 | kΩ    |
|                                        | value at User I/O, dual-purpose, input-only, and dedicated pins                                                                 |                                                               | V <sub>IN</sub> = 2.3V to 2.7V                        | 4.1  | 7.8                   | 15.7 | kΩ    |
|                                        | (based on I <sub>RPD</sub> per Note 3)                                                                                          |                                                               | V <sub>IN</sub> = 1.7V to 1.9V                        | 3.0  | 5.7                   | 11.1 | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 1.4V to 1.6V                        | 2.7  | 5.1                   | 9.6  | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 1.14V to 1.26V                      | 2.4  | 4.5                   | 8.1  | kΩ    |
|                                        |                                                                                                                                 | V <sub>CCAUX</sub> = 2.25V to 2.75V                           | V <sub>IN</sub> = 3.0V to 3.6V                        | 7.9  | 16.0                  | 35.0 | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 2.3V to 2.7V                        | 5.9  | 12.0                  | 26.3 | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 1.7V to 1.9V                        | 4.2  | 8.5                   | 18.6 | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 1.4V to 1.6V                        | 3.6  | 7.2                   | 15.7 | kΩ    |
|                                        |                                                                                                                                 |                                                               | V <sub>IN</sub> = 1.14V to 1.26V                      | 3.0  | 6.0                   | 12.5 | kΩ    |
| I <sub>REF</sub>                       | V <sub>REF</sub> current per pin                                                                                                | All V <sub>CCO</sub> levels                                   |                                                       | -10  | -                     | +10  | μA    |
| CIN                                    | Input capacitance                                                                                                               | _                                                             |                                                       | -    | -                     | 10   | pF    |
| R <sub>DT</sub>                        | Resistance of optional differential termination circuit within a differential I/O pair. Not available on Input-only pairs.      | $V_{CCO} = 3.3V \pm 10\%$                                     | LVDS_33,<br>MINI_LVDS_33,<br>RSDS_33                  | 90   | 100                   | 115  | Ω     |
|                                        |                                                                                                                                 | $V_{CCO} = 2.5V \pm 10\%$                                     | LVDS_25,<br>MINI_LVDS_25,<br>RSDS_25                  | 90   | 110                   | -    | Ω     |

### Notes:

1. The numbers in this table are based on the conditions set forth in Table 8.

 For single-ended signals that are placed on a differential-capable I/O, V<sub>IN</sub> of -0.2V to -0.5V is supported but can cause increased leakage between the two pins. See "Parasitic Leakage" in <u>UG331</u>, Spartan-3 Generation FPGA User Guide.

3. This parameter is based on characterization. The pull-up resistance  $R_{PU} = V_{CCO} / I_{RPU}$ . The pull-down resistance  $R_{PD} = V_{IN} / I_{RPD}$ .

## **Quiescent Current Requirements**

| Table 10: Quiesc | ent Supply Curren | t Characteristics |
|------------------|-------------------|-------------------|
|------------------|-------------------|-------------------|

| Symbol              | Description                                 | Device    | Typical <sup>(2)</sup> | Commercial<br>Maximum <sup>(2)</sup> | Industrial<br>Maximum <sup>(2)</sup> | Units |
|---------------------|---------------------------------------------|-----------|------------------------|--------------------------------------|--------------------------------------|-------|
| I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current | XC3S50A   | 2                      | 20                                   | 30                                   | mA    |
|                     |                                             | XC3S200A  | 7                      | 50                                   | 70                                   | mA    |
|                     |                                             | XC3S400A  | 10                     | 85                                   | 125                                  | mA    |
|                     |                                             | XC3S700A  | 13                     | 120                                  | 185                                  | mA    |
|                     |                                             | XC3S1400A | 24                     | 220                                  | 310                                  | mA    |
| I <sub>CCOQ</sub> ( | Quiescent V <sub>CCO</sub> supply current   | XC3S50A   | 0.2                    | 2                                    | 3                                    | mA    |
|                     |                                             | XC3S200A  | 0.2                    | 2                                    | 3                                    | mA    |
|                     |                                             | XC3S400A  | 0.3                    | 3                                    | 4                                    | mA    |
|                     |                                             | XC3S700A  | 0.3                    | 3                                    | 4                                    | mA    |
|                     |                                             | XC3S1400A | 0.3                    | 3                                    | 4                                    | mA    |
| I <sub>CCAUXQ</sub> | Quiescent V <sub>CCAUX</sub> supply current | XC3S50A   | 3                      | 8                                    | 10                                   | mA    |
|                     |                                             | XC3S200A  | 5                      | 12                                   | 15                                   | mA    |
|                     |                                             | XC3S400A  | 5                      | 18                                   | 24                                   | mA    |
|                     |                                             | XC3S700A  | 6                      | 28                                   | 34                                   | mA    |
|                     |                                             | XC3S1400A | 10                     | 50                                   | 58                                   | mA    |

#### Notes:

- 1. The numbers in this table are based on the conditions set forth in Table 8.
- 2. Quiescent supply current is measured with all I/O drivers in a high-impedance state and with all pull-up/pull-down resistors at the I/O pads disabled. Typical values are characterized using typical devices at room temperature (T<sub>J</sub> of 25°C at V<sub>CCINT</sub> = 1.2V, V<sub>CCO</sub> = 3.3V, and V<sub>CCAUX</sub> = 2.5V). The maximum limits are tested for each device at the respective maximum specified junction temperature and at maximum voltage limits with V<sub>CCINT</sub> = 1.26V, V<sub>CCO</sub> = 3.6V, and V<sub>CCAUX</sub> = 3.6V. The FPGA is programmed with a "blank" configuration data file (that is, a design with no functional elements instantiated). For conditions other than those described above (for example, a design including functional elements), measured quiescent current levels will be different than the values in the table.
- For more accurate estimates for a specific design, use the Xilinx XPower tools. There are two recommended ways to estimate the total power consumption (quiescent plus dynamic) for a specific design: a) The <u>Spartan-3A FPGA XPower Estimator</u> provides quick, approximate, typical estimates, and does not require a netlist of the design. b) XPower Analyzer uses a netlist as input to provide maximum estimates as well as more accurate typical estimates.
- 4. The maximum numbers in this table indicate the minimum current each power rail requires in order for the FPGA to power-on successfully.
- 5. For information on the power-saving Suspend mode, see XAPP480: Using Suspend Mode in Spartan-3 Generation FPGAs. Suspend mode typically saves 40% total power consumption compared to quiescent current.

# Single-Ended I/O Standards

| Table 11: Recommended Operating | g Conditions for User I/Os Using Single-Ended Standards |
|---------------------------------|---------------------------------------------------------|
| nable 11. necommended Operating | g conditions for user i/Us using Single-Ended Standards |

| IOSTANDARD                | Vc      | <sub>CO</sub> for Drive | rs(2)   |                | V <sub>REF</sub>                           |                          | V <sub>IL</sub>          | V <sub>IH</sub>          |
|---------------------------|---------|-------------------------|---------|----------------|--------------------------------------------|--------------------------|--------------------------|--------------------------|
| Attribute                 | Min (V) | Nom (V)                 | Max (V) | Min (V)        | Nom (V)                                    | Max (V)                  | Max (V)                  | Min (V)                  |
| LVTTL                     | 3.0     | 3.3                     | 3.6     |                |                                            |                          | 0.8                      | 2.0                      |
| LVCMOS33 <sup>(4)</sup>   | 3.0     | 3.3                     | 3.6     |                |                                            |                          | 0.8                      | 2.0                      |
| LVCMOS25 <sup>(4,5)</sup> | 2.3     | 2.5                     | 2.7     |                |                                            |                          | 0.7                      | 1.7                      |
| LVCMOS18                  | 1.65    | 1.8                     | 1.95    | V <sub>R</sub> | <sub>EF</sub> is not used<br>se I/O standa | d for                    | 0.4                      | 0.8                      |
| LVCMOS15                  | 1.4     | 1.5                     | 1.6     | the            | se I/O standa                              | ards                     | 0.4                      | 0.8                      |
| LVCMOS12                  | 1.1     | 1.2                     | 1.3     |                |                                            |                          | 0.4                      | 0.7                      |
| PCI33_3 <sup>(6)</sup>    | 3.0     | 3.3                     | 3.6     |                |                                            |                          | 0.3 • V <sub>CCO</sub>   | 0.5 • V <sub>CCO</sub>   |
| PCI66_3 <sup>(6)</sup>    | 3.0     | 3.3                     | 3.6     |                |                                            |                          | 0.3 • V <sub>CCO</sub>   | 0.5 • V <sub>CCO</sub>   |
| HSTL_I                    | 1.4     | 1.5                     | 1.6     | 0.68           | 0.75 0.9                                   |                          | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |
| HSTL_III                  | 1.4     | 1.5                     | 1.6     | -              | 0.9                                        | -                        | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |
| HSTL_I_18                 | 1.7     | 1.8                     | 1.9     | 0.8            | 0.9                                        | 1.1                      | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |
| HSTL_II_18                | 1.7     | 1.8                     | 1.9     | -              | 0.9                                        | -                        | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |
| HSTL_III_18               | 1.7     | 1.8                     | 1.9     | -              | 1.1                                        | -                        | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |
| SSTL18_I                  | 1.7     | 1.8                     | 1.9     | 0.833          | 0.900                                      | 0.969                    | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 |
| SSTL18_II                 | 1.7     | 1.8                     | 1.9     | 0.833          | 0.900                                      | 0.969                    | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 |
| SSTL2_I                   | 2.3     | 2.5                     | 2.7     | 1.13           | 1.25                                       | 1.38                     | V <sub>REF</sub> – 0.150 | V <sub>REF</sub> + 0.150 |
| SSTL2_II                  | 2.3     | 2.5                     | 2.7     | 1.13 1.25 1.38 |                                            | V <sub>REF</sub> – 0.150 | V <sub>REF</sub> + 0.150 |                          |
| SSTL3_I                   | 3.0     | 3.3                     | 3.6     | 1.3 1.5 1.7    |                                            | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   |                          |
| SSTL3_II                  | 3.0     | 3.3                     | 3.6     | 1.3            | 1.5                                        | 1.7                      | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   |

### Notes:

Descriptions of the symbols used in this table are as follows: 1.

 $V_{CCO}$  – the supply voltage for output drivers  $V_{REF}$  – the reference voltage for setting the input switching threshold

 $V_{IL}^{}$  – the input voltage that indicates a Low logic level  $V_{IH}^{}$  – the input voltage that indicates a High logic level

- In general, the  $V_{CCO}$  rails supply only output drivers, not input circuits. The exceptions are for LVCMOS25 inputs when  $V_{CCAUX}$  = 3.3V range and for PCI I/O standards. 2.
- 3. For device operation, the maximum signal voltage ( $V_{IH}$  max) can be as high as  $V_{IN}$  max. See Table 8.
- 4. There is approximately 100 mV of hysteresis on inputs using LVCMOS33 and LVCMOS25 I/O standards.
- All Dedicated pins (PROG\_B, DONE, SUSPEND, TCK, TDI, TDO, and TMS) draw power from the  $V_{CCAUX}$  rail and use the LVCMOS25 or LVCMOS33 standard depending on  $V_{CCAUX}$ . The dual-purpose configuration pins use the LVCMOS standard before the User mode. When using these pins as part of a standard 2.5V configuration interface, apply 2.5V to the  $V_{CCO}$  lines of Banks 0, 1, and 2 at power-on as well as 5. throughout configuration.
- For information on PCI IP solutions, see <a href="http://www.xilinx.com/pci">www.xilinx.com/pci</a>. The PCI IOSTANDARD is not supported on input-only pins. The PCIX IOSTANDARD is available and has equivalent characteristics but no PCI-X IP is supported. 6.

# Table 12: DC Characteristics of User I/Os Using Single-Ended Standards

|                         |                   | Te<br>Cond              | est<br>itions           | Logic<br>Charac            | : Level<br>teristics       |
|-------------------------|-------------------|-------------------------|-------------------------|----------------------------|----------------------------|
| IOSTANDA<br>Attribute   | RD                | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OL</sub><br>Max (V) | V <sub>OH</sub><br>Min (V) |
| LVTTL <sup>(3)</sup>    | 2                 | 2                       | -2                      | 0.4                        | 2.4                        |
|                         | 4                 | 4                       | -4                      |                            |                            |
|                         | 6                 | 6                       | -6                      |                            |                            |
|                         | 8                 | 8                       | -8                      |                            |                            |
|                         | 12                | 12                      | -12                     |                            |                            |
|                         | 16                | 16                      | -16                     |                            |                            |
|                         | 24                | 24                      | -24                     |                            |                            |
| LVCMOS33 <sup>(3)</sup> | 2                 | 2                       | -2                      | 0.4                        | $V_{CCO} - 0.4$            |
|                         | 4                 | 4                       | -4                      |                            |                            |
|                         | 6                 | 6                       | -6                      |                            |                            |
|                         | 8                 | 8                       | -8                      |                            |                            |
|                         | 12                | 12                      | -12                     |                            |                            |
|                         | 16                | 16                      | -16                     |                            |                            |
|                         | 24 <sup>(4)</sup> | 24                      | -24                     |                            |                            |
| LVCMOS25 <sup>(3)</sup> | 2                 | 2                       | -2                      | 0.4                        | $V_{CCO} - 0.4$            |
|                         | 4                 | 4                       | -4                      |                            |                            |
|                         | 6                 | 6                       | -6                      |                            |                            |
|                         | 8                 | 8                       | -8                      |                            |                            |
|                         | 12                | 12                      | -12                     |                            |                            |
|                         | 16 <sup>(4)</sup> | 16                      | -16                     |                            |                            |
|                         | 24 <sup>(4)</sup> | 24                      | -24                     |                            |                            |
| LVCMOS18 <sup>(3)</sup> | 2                 | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> – 0.4     |
|                         | 4                 | 4                       | -4                      |                            |                            |
|                         | 6                 | 6                       | -6                      |                            |                            |
|                         | 8                 | 8                       | -8                      |                            |                            |
|                         | 12 <sup>(4)</sup> | 12                      | -12                     |                            |                            |
|                         | 16 <sup>(4)</sup> | 16                      | -16                     |                            |                            |
| LVCMOS15 <sup>(3)</sup> | 2                 | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> - 0.4     |
|                         | 4                 | 4                       | -4                      |                            |                            |
|                         | 6                 | 6                       | -6                      |                            |                            |
|                         | 8(4)              | 8                       | -8                      |                            |                            |
|                         | 12 <sup>(4)</sup> | 12                      | -12                     |                            |                            |
| LVCMOS12 <sup>(3)</sup> | 2                 | 2                       | -2                      | 0.4                        | V <sub>CCO</sub> – 0.4     |
|                         | 4(4)              | 4                       | -4                      |                            |                            |
|                         | 6(4)              | 6                       | -6                      |                            |                            |

# Table 12: DC Characteristics of User I/Os Using Single-Ended Standards(Continued)

|                           | Test<br>Conditions      |       |                         | Level<br>teristics         |
|---------------------------|-------------------------|-------|-------------------------|----------------------------|
| IOSTANDARD<br>Attribute   | I <sub>OL</sub><br>(mA) |       |                         | V <sub>OH</sub><br>Min (V) |
| PCI33_3 <sup>(5)</sup>    | 1.5                     | -0.5  | 10% V <sub>CCO</sub>    | 90% V <sub>CCO</sub>       |
| PCI66_3 <sup>(5)</sup>    | 1.5                     | -0.5  | 10% V <sub>CCO</sub>    | 90% V <sub>CCO</sub>       |
| HSTL_I <sup>(4)</sup>     | 8                       | -8    | 0.4                     | V <sub>CCO</sub> - 0.4     |
| HSTL_III <sup>(4)</sup>   | 24                      | -8    | 0.4                     | V <sub>CCO</sub> - 0.4     |
| HSTL_I_18                 | 8                       | -8    | 0.4                     | V <sub>CCO</sub> - 0.4     |
| HSTL_II_18 <sup>(4)</sup> | 16                      | -16   | 0.4                     | V <sub>CCO</sub> - 0.4     |
| HSTL_III_18               | 24                      | -8    | 0.4                     | V <sub>CCO</sub> - 0.4     |
| SSTL18_I                  | 6.7                     | -6.7  | V <sub>TT</sub> – 0.475 | V <sub>TT</sub> + 0.475    |
| SSTL18_II <sup>(4)</sup>  | 13.4                    | -13.4 | $V_{TT} - 0.603$        | V <sub>TT</sub> + 0.603    |
| SSTL2_I                   | 8.1                     | -8.1  | V <sub>TT</sub> – 0.61  | V <sub>TT</sub> + 0.61     |
| SSTL2_II <sup>(4)</sup>   | 16.2                    | -16.2 | V <sub>TT</sub> – 0.81  | V <sub>TT</sub> + 0.81     |
| SSTL3_I                   | 8                       | -8    | V <sub>TT</sub> – 0.6   | V <sub>TT</sub> + 0.6      |
| SSTL3_II                  | 16                      | -16   | V <sub>TT</sub> – 0.8   | V <sub>TT</sub> + 0.8      |

### Notes:

1. The numbers in this table are based on the conditions set forth in Table 8 and Table 11.

2. Descriptions of the symbols used in this table are as follows:  $I_{OL}$  — the output current condition under which  $V_{OL}$  is tested  $I_{OH}$  — the output current condition under which  $V_{OH}$  is tested  $V_{OL}$  — the output voltage that indicates a Low logic level  $V_{OH}$  — the output voltage that indicates a High logic level

 $V_{CCO}$  — the supply voltage for output drivers

 $V_{TT}$  — the voltage applied to a resistor termination

3. For the LVCMOS and LVTTL standards: the same  $\rm V_{OL}$  and  $\rm V_{OH}$  limits apply for the Fast, Slow, and QUIETIO slew attributes.

 These higher-drive output standards are supported only on FPGA banks 1 and 3. Inputs are unrestricted. See the chapter "Using I/O Resources" in UG331.

 Tested according to the relevant PCI specifications. For information on PCI IP solutions, see <u>www.xilinx.com/pci</u>. The PCIX IOSTANDARD is available and has equivalent characteristics but no PCI-X IP is supported.

## **Differential I/O Standards**

### **Differential Input Pairs**



Figure 4: Differential Input Voltages

|                                | V <sub>CCO</sub> for Drivers <sup>(1)</sup> |             |         | V <sub>ID</sub> |          |          | V <sub>ICM</sub> <sup>(2)</sup> |         |                    |
|--------------------------------|---------------------------------------------|-------------|---------|-----------------|----------|----------|---------------------------------|---------|--------------------|
| IOSTANDARD Attribute           | Min (V)                                     | Nom (V)     | Max (V) | Min (mV)        | Nom (mV) | Max (mV) | Min (V)                         | Nom (V) | Max (V)            |
| LVDS_25 <sup>(3)</sup>         | 2.25                                        | 2.5         | 2.75    | 100             | 350      | 600      | 0.3                             | 1.25    | 2.35               |
| LVDS_33 <sup>(3)</sup>         | 3.0                                         | 3.3         | 3.6     | 100             | 350      | 600      | 0.3                             | 1.25    | 2.35               |
| BLVDS_25 <sup>(4)</sup>        | 2.25                                        | 2.5         | 2.75    | 100             | 300      | -        | 0.3                             | 1.3     | 2.35               |
| MINI_LVDS_25 <sup>(3)</sup>    | 2.25                                        | 2.5         | 2.75    | 200             | -        | 600      | 0.3                             | 1.2     | 1.95               |
| MINI_LVDS_33 <sup>(3)</sup>    | 3.0                                         | 3.3         | 3.6     | 200             | -        | 600      | 0.3                             | 1.2     | 1.95               |
| LVPECL_25 <sup>(5)</sup>       |                                             | Inputs Only |         | 100             | 800      | 1000     | 0.3                             | 1.2     | 1.95               |
| LVPECL_33 <sup>(5)</sup>       |                                             | Inputs Only |         | 100             | 800      | 1000     | 0.3                             | 1.2     | 2.8 <sup>(6)</sup> |
| RSDS_25 <sup>(3)</sup>         | 2.25                                        | 2.5         | 2.75    | 100             | 200      | -        | 0.3                             | 1.2     | 1.5                |
| RSDS_33 <sup>(3)</sup>         | 3.0                                         | 3.3         | 3.6     | 100             | 200      | -        | 0.3                             | 1.2     | 1.5                |
| TMDS_33 <sup>(3, 4, 7)</sup>   | 3.14                                        | 3.3         | 3.47    | 150             | -        | 1200     | 2.7                             | -       | 3.23               |
| PPDS_25 <sup>(3)</sup>         | 2.25                                        | 2.5         | 2.75    | 100             | -        | 400      | 0.2                             | -       | 2.3                |
| PPDS_33 <sup>(3)</sup>         | 3.0                                         | 3.3         | 3.6     | 100             | -        | 400      | 0.2                             | -       | 2.3                |
| DIFF_HSTL_I_18                 | 1.7                                         | 1.8         | 1.9     | 100             | -        | -        | 0.8                             | -       | 1.1                |
| DIFF_HSTL_II_18 <sup>(8)</sup> | 1.7                                         | 1.8         | 1.9     | 100             | -        | -        | 0.8                             | -       | 1.1                |
| DIFF_HSTL_III_18               | 1.7                                         | 1.8         | 1.9     | 100             | -        | -        | 0.8                             | -       | 1.1                |
| DIFF_HSTL_I                    | 1.4                                         | 1.5         | 1.6     | 100             | -        | -        | 0.68                            |         | 0.9                |
| DIFF_HSTL_III                  | 1.4                                         | 1.5         | 1.6     | 100             | -        | -        | _                               | 0.9     | -                  |
| DIFF_SSTL18_I                  | 1.7                                         | 1.8         | 1.9     | 100             | -        | -        | 0.7                             | -       | 1.1                |
| DIFF_SSTL18_II <sup>(8)</sup>  | 1.7                                         | 1.8         | 1.9     | 100             | -        | -        | 0.7                             | -       | 1.1                |
| DIFF_SSTL2_I                   | 2.3                                         | 2.5         | 2.7     | 100             | -        | -        | 1.0                             | -       | 1.5                |
| DIFF_SSTL2_II <sup>(8)</sup>   | 2.3                                         | 2.5         | 2.7     | 100             | -        | -        | 1.0                             | -       | 1.5                |
| DIFF_SSTL3_I                   | 3.0                                         | 3.3         | 3.6     | 100             | -        | -        | 1.1                             | -       | 1.9                |
| DIFF_SSTL3_II                  | 3.0                                         | 3.3         | 3.6     | 100             | -        | -        | 1.1                             | -       | 1.9                |

#### Notes:

The V<sub>CCO</sub> rails supply only differential output drivers, not input circuits. 1.

2. VICM must be less than VCCAUX.

3. These true differential output standards are supported only on FPGA banks 0 and 2. Inputs are unrestricted. See the chapter "Using I/O Resources" in UG331.

4. See "External Termination Requirements for Differential I/O," page 20.

5. LVPECL is supported on inputs only, not outputs. LVPECL\_33 requires V<sub>CCAUX</sub>=3.3V ± 10%.

6.

7.

LVPECL\_33 maximum  $V_{ICM}$  = the lower of 2.8V or  $V_{CCAUX} - (V_{ID}/2)$ Requires  $V_{CCAUX} = 3.3V \pm 10\%$  for inputs. ( $V_{CCAUX} - 300 \text{ mV}$ )  $\leq V_{ICM} \leq (V_{CCAUX} - 37 \text{ mV})$ These higher-drive output standards are supported only on FPGA banks 1 and 3. Inputs are unrestricted. See the chapter "Using I/O Resources" in UG331. 8.

9. All standards except for LVPECL and TMDS can have V<sub>CCAUX</sub> at either 2.5V or 3.3V. Define your V<sub>CCAUX</sub> level using the CONFIG VCCAUX constraint.

## **Differential Output Pairs**



Figure 5: Differential Output Voltages

| V <sub>OD</sub>      |          |             |          |                   | V <sub>OCM</sub> | V <sub>OH</sub>          | V <sub>OL</sub>         |                         |
|----------------------|----------|-------------|----------|-------------------|------------------|--------------------------|-------------------------|-------------------------|
| IOSTANDARD Attribute | Min (mV) | Typ<br>(mV) | Max (mV) | Min (V)           | Typ (V)          | Max (V)                  | Min (V)                 | Max (V)                 |
| LVDS_25              | 247      | 350         | 454      | 1.125             | -                | 1.375                    | -                       | -                       |
| LVDS_33              | 247      | 350         | 454      | 1.125             | -                | 1.375                    | -                       | -                       |
| BLVDS_25             | 240      | 350         | 460      | -                 | 1.30             | -                        | -                       | -                       |
| MINI_LVDS_25         | 300      | -           | 600      | 1.0               | -                | 1.4                      | -                       | -                       |
| MINI_LVDS_33         | 300      | -           | 600      | 1.0               | -                | 1.4                      | -                       | -                       |
| RSDS_25              | 100      | -           | 400      | 1.0               | -                | 1.4                      | -                       | -                       |
| RSDS_33              | 100      | -           | 400      | 1.0               | -                | 1.4                      | -                       | -                       |
| TMDS_33              | 400      | -           | 800      | $V_{CCO} - 0.405$ | -                | V <sub>CCO</sub> - 0.190 | -                       | -                       |
| PPDS_25              | 100      | -           | 400      | 0.5               | 0.8              | 1.4                      | -                       | -                       |
| PPDS_33              | 100      | -           | 400      | 0.5               | 0.8              | 1.4                      | -                       | -                       |
| DIFF_HSTL_I_18       | -        | -           | -        | -                 | -                | -                        | $V_{CCO} - 0.4$         | 0.4                     |
| DIFF_HSTL_II_18      | -        | -           | -        | -                 | -                | -                        | $V_{CCO} - 0.4$         | 0.4                     |
| DIFF_HSTL_III_18     | -        | -           | -        | -                 | -                | -                        | $V_{CCO} - 0.4$         | 0.4                     |
| DIFF_HSTL_I          | -        | -           | -        | -                 | -                | -                        | $V_{CCO} - 0.4$         | 0.4                     |
| DIFF_HSTL_III        | -        | -           | -        | -                 | -                | -                        | $V_{CCO} - 0.4$         | 0.4                     |
| DIFF_SSTL18_I        | -        | -           | -        | -                 | -                | -                        | V <sub>TT</sub> + 0.475 | V <sub>TT</sub> – 0.475 |
| DIFF_SSTL18_II       | -        | -           | -        | -                 | -                | -                        | V <sub>TT</sub> + 0.603 | V <sub>TT</sub> – 0.603 |
| DIFF_SSTL2_I         | -        | -           | -        | -                 | -                | -                        | V <sub>TT</sub> + 0.61  | V <sub>TT</sub> – 0.61  |
| DIFF_SSTL2_II        | -        | -           | -        | _                 | -                | -                        | V <sub>TT</sub> + 0.81  | V <sub>TT</sub> – 0.81  |
| DIFF_SSTL3_I         | -        | -           | -        | _                 | -                | -                        | V <sub>TT</sub> + 0.6   | V <sub>TT</sub> – 0.6   |
| DIFF_SSTL3_II        | -        | -           | -        | -                 | -                | -                        | V <sub>TT</sub> + 0.8   | V <sub>TT</sub> – 0.8   |

### Notes:

1. The numbers in this table are based on the conditions set forth in Table 8 and Table 13.

2. See "External Termination Requirements for Differential I/O," page 20.

3. Output voltage measurements for all differential standards are made with a termination resistor (R<sub>T</sub>) of 100Ω across the N and P pins of the differential signal pair.

 At any given time, no more than two of the following differential output standards can be assigned to an I/O bank: LVDS\_25, RSDS\_25, MINI\_LVDS\_25, PPDS\_25 when V<sub>CCO</sub>=2.5V, or LVDS\_33, RSDS\_33, MINI\_LVDS\_33, TMDS\_33, PPDS\_33 when V<sub>CCO</sub> = 3.3V

### External Termination Requirements for Differential I/O

### LVDS, RSDS, MINI\_LVDS, and PPDS I/O Standards



*Figure 6:* External Input Termination for LVDS, RSDS, MINI\_LVDS, and PPDS I/O Standards

### BLVDS\_25 I/O Standard



Figure 7: External Output and Input Termination Resistors for BLVDS\_25 I/O Standard

### TMDS\_33 I/O Standard



Figure 8: External Input Resistors Required for TMDS\_33 I/O Standard

### **Device DNA Read Endurance**

### Table 15: Device DNA Identifier Memory Characteristics

| Symbol     | Description                                                                                        | Minimum    | Units          |
|------------|----------------------------------------------------------------------------------------------------|------------|----------------|
| DNA_CYCLES | Number of READ operations or JTAG ISC_DNA read operations. Unaffected by HOLD or SHIFT operations. | 30,000,000 | Read<br>cycles |

# **Switching Characteristics**

All Spartan-3A FPGAs ship in two speed grades: -4 and the higher performance -5. Switching characteristics in this document are designated as Advance, Preliminary, or Production, as shown in Table 16. Each category is defined as follows:

Advance: These specifications are based on simulations only and are typically available soon after establishing FPGA specifications. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

**Preliminary**: These specifications are based on complete early silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting preliminary delays is greatly reduced compared to Advance data.

**Production**: These specifications are approved once enough production silicon of a particular device has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

# **Software Version Requirements**

Production-quality systems must use FPGA designs compiled using a speed file designated as PRODUCTION status. FPGA designs using a less mature speed file designation should only be used during system prototyping or pre-production qualification. FPGA designs with speed files designated as Advance or Preliminary should not be used in a production-quality system.

Whenever a speed file designation changes, as a device matures toward Production status, rerun the latest Xilinx® ISE® software on the FPGA design to ensure that the FPGA design incorporates the latest timing information and software updates.

All parameter limits are representative of worst-case supply voltage and junction temperature conditions. **Unless** otherwise noted, the published parameter values apply to all Spartan-3A devices. AC and DC characteristics are specified using the same numbers for both commercial and industrial grades. To create a Xilinx user account and sign up for automatic E-mail notification whenever this data sheet is updated:

### • Sign Up for Alerts www.xilinx.com/support/answers/18683.htm

Timing parameters and their representative values are selected for inclusion below either because they are important as general design requirements or they indicate fundamental device performance characteristics. The Spartan-3A FPGA speed files (v1.41), part of the Xilinx Development Software, are the original source for many but not all of the values. The speed grade designations for these files are shown in Table 16. For more complete, more precise, and worst-case data, use the values reported by the Xilinx static timing analyzer (TRACE in the Xilinx development software) and back-annotated to the simulation netlist.

### Table 16: Spartan-3A v1.41 Speed Grade Designation

| Device    | Advance | Preliminary | Production |
|-----------|---------|-------------|------------|
| XC3S50A   |         |             | -4, -5     |
| XC3S200A  |         |             | -4, -5     |
| XC3S400A  |         |             | -4, -5     |
| XC3S700A  |         |             | -4, -5     |
| XC3S1400A |         |             | -4, -5     |

Table 17 provides the recent history of the Spartan-3AFPGA speed files.

| Table | 17: | Spartan-3A S | peed File | Version | History |
|-------|-----|--------------|-----------|---------|---------|
|-------|-----|--------------|-----------|---------|---------|

| · · · · |                                                                                |                                                                                                                                                                                 |  |  |
|---------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Version | ISE<br>Release                                                                 | Description                                                                                                                                                                     |  |  |
| 1.41    | ISE 10.1.03                                                                    | Updated Automotive output delays                                                                                                                                                |  |  |
| 1.40    | ISE 10.1.02                                                                    | Updated Automotive input delays.                                                                                                                                                |  |  |
| 1.39    | ISE 10.1.01                                                                    | Added Automotive parts.                                                                                                                                                         |  |  |
| 1.38    | ISE 9.2.03i                                                                    | Added Absolute Minimum values.                                                                                                                                                  |  |  |
| 1.37    | ISE 9.2.01i                                                                    | Updated pin-to-pin setup and hold<br>times (Table 19), TMDS output<br>adjustment (Table 26) multiplier<br>setup/hold times (Table 34), and block<br>RAM clock width (Table 35). |  |  |
| 1.36    | ISE 9.2i;<br>previously<br>available via<br>Answer<br>Record<br><u>AR24992</u> | XC3S400A, all speed grades and all temperature grades, upgraded to Production                                                                                                   |  |  |
| 1.35    | Answer<br>Record<br><u>AR24992</u>                                             | XC3S50A, XC3S200A, XC3S700A,<br>XC3S1400A, all speed grades and all<br>temperature grades, upgraded to<br>Production.                                                           |  |  |
| 1.34    | ISE 9.1.03i                                                                    | XC3S700A and XC3S1400A -4 speed<br>grade upgraded to Production. Updated<br>pin-to-pin timing numbers.                                                                          |  |  |

### I/O Timing

### Pin-to-Pin Clock-to-Output Times

### Table 18: Pin-to-Pin Clock-to-Output Times for the IOB Output Path

|                    |                                                                      |                                                                                                          |           | Speed Grade |      |       |
|--------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------|-------------|------|-------|
|                    |                                                                      |                                                                                                          |           | -5          | -4   |       |
| Symbol             | Description                                                          | Conditions                                                                                               | Device    | Max Max     |      | Units |
| Clock-to-Output    | tTimes                                                               |                                                                                                          |           |             |      |       |
| Flip               | When reading from the Output                                         | (OFF), the time from the<br>ansition on the Global<br>to data appearing at the<br>in. The DCM is in use. | XC3S50A   | 3.18        | 3.42 | ns    |
|                    | active transition on the Global                                      |                                                                                                          | XC3S200A  | 3.21        | 3.27 | ns    |
|                    | Clock pin to data appearing at the<br>Output pin. The DCM is in use. |                                                                                                          | XC3S400A  | 2.97        | 3.33 | ns    |
|                    |                                                                      |                                                                                                          | XC3S700A  | 3.39        | 3.50 | ns    |
|                    |                                                                      |                                                                                                          | XC3S1400A | 3.51        | 3.99 | ns    |
| T <sub>ICKOF</sub> | When reading from OFF, the time                                      | LVCMOS25 <sup>(2)</sup> , 12mA                                                                           | XC3S50A   | 4.59        | 5.02 | ns    |
|                    | Global Clock pin to data appearing                                   | output drive, Fast slew<br>rate, without DCM                                                             | XC3S200A  | 4.88        | 5.24 | ns    |
|                    |                                                                      |                                                                                                          | XC3S400A  | 4.68        | 5.12 | ns    |
|                    |                                                                      |                                                                                                          | XC3S700A  | 4.97        | 5.34 | ns    |
|                    |                                                                      |                                                                                                          | XC3S1400A | 5.06        | 5.69 | ns    |

Notes:

1. The numbers in this table are tested using the methodology presented in Table 27 and are based on the operating conditions set forth in Table 8 and Table 11.

2. This clock-to-output time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or a standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data Output. If the former is true, *add* the appropriate Input adjustment from Table 23. If the latter is true, *add* the appropriate Output adjustment from Table 26.

3. DCM output jitter is included in all measurements.

### **Pin-to-Pin Setup and Hold Times**

### Table 19: Pin-to-Pin Setup and Hold Times for the IOB Input Path (System Synchronous)

|                    |                                                                         |                                                          |           | Speed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Grade                                                                             |       |
|--------------------|-------------------------------------------------------------------------|----------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------|
|                    |                                                                         |                                                          |           | -5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -4                                                                                |       |
| Symbol             | Description                                                             | Conditions                                               | Device    | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min                                                                               | Units |
| Setup Times        |                                                                         |                                                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |       |
| T <sub>PSDCM</sub> | When writing to the Input                                               | LVCMOS25 <sup>(2)</sup> ,                                | XC3S50A   | 2.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.68                                                                              | ns    |
|                    | Flip-Flop (IFF), the time from the setup of data at the Input pin to    | etup of data at the Input pin to with DCM <sup>(4)</sup> | XC3S200A  | 2.59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.84                                                                              | ns    |
|                    | the active transition at a Global<br>Clock pin. The DCM is in use. No   |                                                          | XC3S400A  | 2.59         2.84           2.38         2.68           2.38         2.67           A         1.91         2.17           2.55         2.76           2.32         2.76           2.21         2.60           2.28         2.63           A         2.33         2.41           -0.36           -0.52         -0.52                                                                                                                                                                                                                                                                                              | 2.68                                                                              | ns    |
|                    | Input Delay is programmed.                                              |                                                          | XC3S700A  | 2.38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -4<br>Min<br>2.68<br>2.84<br>2.57<br>2.17<br>2.76<br>2.76<br>2.76<br>2.60<br>2.63 | ns    |
|                    |                                                                         |                                                          | XC3S1400A | 1.91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                   | ns    |
| T <sub>PSFD</sub>  | When writing to IFF, the time from                                      | LVCMOS25 <sup>(2)</sup> ,                                | XC3S50A   | 2.55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.76                                                                              | ns    |
|                    | the setup of data at the Input pin<br>to an active transition at the    | to an active transition at the without DCM               | XC3S200A  | 2.32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.76                                                                              | ns    |
|                    | Global Clock pin. The DCM is not in use. The Input Delay is             |                                                          | XC3S400A  | 2.21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .21 2.60                                                                          | ns    |
|                    | programmed.                                                             |                                                          | XC3S700A  | 2.28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.63                                                                              | ns    |
|                    |                                                                         |                                                          | XC3S1400A | 2.33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.41                                                                              | ns    |
| Hold Times         |                                                                         |                                                          | · ·       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |       |
| T <sub>PHDCM</sub> | When writing to IFF, the time from                                      |                                                          | XC3S50A   | -0.36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.36                                                                             | ns    |
|                    | the active transition at the Global<br>Clock pin to the point when data | with DCM <sup>(4)</sup> with $DCM^{(4)}$                 | XC3S200A  | -0.52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.52                                                                             | ns    |
|                    | must be held at the Input pin. The DCM is in use. No Input Delay is     |                                                          | XC3S400A  | Min         Min           2.45         2.68           2.59         2.84           2.38         2.68           2.38         2.68           2.38         2.57           1.91         2.17           2.55         2.76           2.32         2.76           2.23         2.76           2.32         2.76           2.33         2.41           -0.36         -0.36           -0.52         -0.52           -0.33         -0.29           -0.17         -0.12           -0.07         0.00           -0.63         -0.58           -0.56         -0.56           -0.42         -0.42           -0.80         -0.75 | ns                                                                                |       |
|                    | programmed.                                                             |                                                          | XC3S700A  | -0.17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.12                                                                             | ns    |
|                    |                                                                         |                                                          | XC3S1400A | -0.07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.00                                                                              | ns    |
| T <sub>PHFD</sub>  | When writing to IFF, the time from                                      | LVCMOS25 <sup>(3)</sup> ,                                | XC3S50A   | -0.63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.58                                                                             | ns    |
|                    | the active transition at the Global<br>Clock pin to the point when data | IFD_DELAY_VALUE = 5,<br>without DCM                      | XC3S200A  | -0.56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.56                                                                             | ns    |
|                    | must be held at the Input pin. The DCM is not in use. The Input         |                                                          | XC3S400A  | OOA         2.21         2.60           OOA         2.28         2.63           400A         2.33         2.41           OA         -0.36         -0.36           OOA         -0.52         -0.52           OOA         -0.33         -0.29           OOA         -0.07         0.00           OA         -0.56         -0.58           OOA         -0.56         -0.56           OOA         -0.75         -0.58                                                                                                                                                                                                | -0.42                                                                             | ns    |
|                    | Delay is programmed.                                                    |                                                          | XC3S700A  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                |       |
|                    |                                                                         |                                                          | XC3S1400A | -0.69                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.69                                                                             | ns    |

#### Notes:

1. The numbers in this table are tested using the methodology presented in Table 27 and are based on the operating conditions set forth in Table 8 and Table 11.

 This setup time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data Input. If this is true of the Global Clock Input, subtract the appropriate adjustment from Table 23. If this is true of the data Input, add the appropriate Input adjustment from the same table.

3. This hold time requires adjustment whenever a signal standard other than LVCMOS25 is assigned to the Global Clock Input or the data Input. If this is true of the Global Clock Input, add the appropriate Input adjustment from Table 23. If this is true of the data Input, subtract the appropriate Input adjustment from the same table. When the hold time is negative, it is possible to change the data before the clock's active edge.

4. DCM output jitter is included in all measurements.

### Input Setup and Hold Times

## Table 20: Setup and Hold Times for the IOB Input Path

|                      |                                                                                    |                         |                |           | Speed                                                                                                                                                       | Grade                                                                        |       |
|----------------------|------------------------------------------------------------------------------------|-------------------------|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|
| Symbol               |                                                                                    |                         | IFD_<br>DELAY_ |           | -5                                                                                                                                                          | -4                                                                           |       |
|                      | Description                                                                        | Conditions              | VALUE          | Device    | Min                                                                                                                                                         | Min                                                                          | Units |
| Setup Times          |                                                                                    | ·                       |                |           |                                                                                                                                                             |                                                                              |       |
| TIOPICK              | Time from the setup of data at the                                                 | LVCMOS25 <sup>(2)</sup> | 0              | XC3S50A   | 1.56                                                                                                                                                        | 1.58                                                                         | ns    |
|                      | Input pin to the active transition at the ICLK input of the Input Flip-Flop (IFF). |                         |                | XC3S200A  | 1.71                                                                                                                                                        | 1.81                                                                         | ns    |
|                      | No Input Delay is programmed.                                                      |                         |                | XC3S400A  | 1.30                                                                                                                                                        | 1.51                                                                         | ns    |
|                      |                                                                                    |                         |                | XC3S700A  | 1.34                                                                                                                                                        | 1.51                                                                         | ns    |
|                      |                                                                                    |                         |                | XC3S1400A | 1.36                                                                                                                                                        | 1.74                                                                         | ns    |
| T <sub>IOPICKD</sub> | Time from the setup of data at the                                                 | LVCMOS25 <sup>(2)</sup> | 1              | XC3S50A   | 2.16                                                                                                                                                        | 2.18                                                                         | ns    |
|                      | Input pin to the active transition at the ICLK input of the Input Flip-Flop (IFF). |                         | 2              |           | Min         Min           1.56         1.58           1.71         1.81           1.30         1.51           1.34         1.51           1.36         1.74 | 3.12                                                                         | ns    |
|                      | The Input Delay is programmed.                                                     |                         | 3              |           | 3.51                                                                                                                                                        | 3.76                                                                         | ns    |
|                      |                                                                                    |                         | 4              |           | 4.04                                                                                                                                                        | 2.18<br>3.12<br>3.76<br>4.32<br>4.24<br>5.09<br>5.94<br>6.52<br>2.20<br>2.93 | ns    |
|                      |                                                                                    |                         | 5              |           | 3.88                                                                                                                                                        | 4.24                                                                         | ns    |
|                      |                                                                                    |                         | 6              |           | 4.72                                                                                                                                                        | 5.09                                                                         | ns    |
|                      |                                                                                    |                         | 7              |           | 5.47                                                                                                                                                        | 5.94                                                                         | ns    |
|                      | 8<br>1<br>2                                                                        |                         | 8              |           | 5.97                                                                                                                                                        | 6.52                                                                         | ns    |
|                      |                                                                                    | 1                       | XC3S200A       | 2.05      | 2.20                                                                                                                                                        | ns                                                                           |       |
|                      |                                                                                    | 2                       |                | 2.72      | 2.93                                                                                                                                                        | ns                                                                           |       |
|                      |                                                                                    |                         | 3              |           | 3.38                                                                                                                                                        | 3.78                                                                         | ns    |
|                      |                                                                                    |                         | 4              |           | 3.88                                                                                                                                                        | 4.37                                                                         | ns    |
|                      |                                                                                    |                         | 5              | -         | 3.69                                                                                                                                                        | 4.20                                                                         | ns    |
|                      |                                                                                    |                         | 6              |           | 4.56                                                                                                                                                        | 5.23                                                                         | ns    |
|                      |                                                                                    |                         | 7              |           | 5.34                                                                                                                                                        | 6.11                                                                         | ns    |
|                      |                                                                                    |                         | 8              | -         | 5.85                                                                                                                                                        | 6.71                                                                         | ns    |
|                      |                                                                                    |                         | 1              | XC3S400A  | 1.79                                                                                                                                                        | 2.02                                                                         | ns    |
|                      |                                                                                    |                         | 2              | 1         | 2.43                                                                                                                                                        | 2.67                                                                         | ns    |
|                      |                                                                                    |                         | 3              | 1         | 3.02                                                                                                                                                        | 3.43                                                                         | ns    |
|                      |                                                                                    |                         | 4              | 1         | 3.49                                                                                                                                                        | 3.96                                                                         | ns    |
|                      |                                                                                    |                         | 5              |           | 3.41                                                                                                                                                        | 3.95                                                                         | ns    |
|                      |                                                                                    |                         | 6              | 1         | 4.20                                                                                                                                                        | 4.81                                                                         | ns    |
|                      |                                                                                    |                         | 7              |           | 4.96                                                                                                                                                        | 5.66                                                                         | ns    |
|                      |                                                                                    |                         | 8              | 1         | 5.44                                                                                                                                                        | 6.19                                                                         | ns    |

| Table 20: Set | up and Hold Times | for the IOB | Input Path | (Continued) |
|---------------|-------------------|-------------|------------|-------------|
|               |                   |             |            |             |

|                      | Description                                                                        |                           |                |           | Speed                                                                                                                                                                                                                                                                                                                                                                                   | Grade | _     |
|----------------------|------------------------------------------------------------------------------------|---------------------------|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
| Symbol               |                                                                                    |                           | IFD_<br>DELAY_ |           | -5                                                                                                                                                                                                                                                                                                                                                                                      | -4    |       |
|                      |                                                                                    | Conditions                | VALUE          | Device    | Min                                                                                                                                                                                                                                                                                                                                                                                     | Min   | Units |
| T <sub>IOPICKD</sub> | Time from the setup of data at the                                                 | LVCMOS25 <sup>(2)</sup>   | 1              | XC3S700A  | 1.82                                                                                                                                                                                                                                                                                                                                                                                    | 1.95  | ns    |
|                      | Input pin to the active transition at the ICLK input of the Input Flip-Flop (IFF). |                           | 2              | -         | 2.62                                                                                                                                                                                                                                                                                                                                                                                    | 2.83  | ns    |
|                      | The Input Delay is programmed.                                                     |                           | 3              | -         | 3.32                                                                                                                                                                                                                                                                                                                                                                                    | 3.72  | ns    |
|                      |                                                                                    |                           | 4              | -         | 3.83                                                                                                                                                                                                                                                                                                                                                                                    | 4.31  | ns    |
|                      |                                                                                    |                           | 5              | -         | 3.69                                                                                                                                                                                                                                                                                                                                                                                    | 4.14  | ns    |
|                      |                                                                                    |                           | 6              | -         | 4.60                                                                                                                                                                                                                                                                                                                                                                                    | 5.19  | ns    |
|                      |                                                                                    |                           | 7              | -         | 5.39                                                                                                                                                                                                                                                                                                                                                                                    | 6.10  | ns    |
|                      |                                                                                    |                           | 8              | -         | 5.92                                                                                                                                                                                                                                                                                                                                                                                    | 6.73  | ns    |
|                      |                                                                                    |                           | 1              | XC3S1400A | 1.79                                                                                                                                                                                                                                                                                                                                                                                    | 2.17  | ns    |
|                      |                                                                                    |                           | 2              |           | 2.55                                                                                                                                                                                                                                                                                                                                                                                    | 2.92  | ns    |
|                      |                                                                                    |                           | 3              |           | 3.38                                                                                                                                                                                                                                                                                                                                                                                    | 3.76  | ns    |
|                      |                                                                                    |                           | 4              |           | 3.75                                                                                                                                                                                                                                                                                                                                                                                    | 4.32  | ns    |
|                      |                                                                                    |                           | 5              |           | 3.81                                                                                                                                                                                                                                                                                                                                                                                    | 4.19  | ns    |
|                      |                                                                                    | 6<br>7<br>8               | 6              | -         | 4.39                                                                                                                                                                                                                                                                                                                                                                                    | 5.09  | ns    |
|                      |                                                                                    |                           | 7              |           | 5.16                                                                                                                                                                                                                                                                                                                                                                                    | 5.98  | ns    |
|                      |                                                                                    |                           |                | 5.69      | 6.57                                                                                                                                                                                                                                                                                                                                                                                    | ns    |       |
| Hold Times           |                                                                                    |                           |                |           |                                                                                                                                                                                                                                                                                                                                                                                         | 1     |       |
| TIOICKP              | TIOICKP Time from the active transition at the                                     | LVCMOS25 <sup>(3)</sup> 0 | 0              | XC3S50A   | -0.66                                                                                                                                                                                                                                                                                                                                                                                   | -0.64 | ns    |
|                      | ICLK input of the Input Flip-Flop (IFF) to the point where data must be held       |                           |                | XC3S200A  | -0.85                                                                                                                                                                                                                                                                                                                                                                                   | -0.65 | ns    |
|                      | at the İnput pin. No Input Delay is programmed.                                    |                           |                | XC3S400A  | 4.60 $5.19$ $5.39$ $6.10$ $5.92$ $6.73$ $1.79$ $2.17$ $2.55$ $2.92$ $3.38$ $3.76$ $3.75$ $4.32$ $3.81$ $4.19$ $4.39$ $5.09$ $5.16$ $5.98$ $5.69$ $6.57$ $-0.66$ $-0.64$ $-0.85$ $-0.65$ $-0.42$ $-0.42$ $-0.81$ $-0.67$ $-0.71$ $-0.71$ $-0.88$ $-0.88$ $-1.33$ $-1.33$ $-2.05$ $-2.05$ $-2.43$ $-2.43$ $-2.81$ $-2.81$ $-3.03$ $-3.03$ $-3.83$ $-3.57$ $-1.51$ $-1.51$ $-2.09$ $-2.09$ | ns    |       |
|                      |                                                                                    |                           |                | XC3S700A  | -0.81                                                                                                                                                                                                                                                                                                                                                                                   | -0.67 | ns    |
|                      |                                                                                    |                           |                | XC3S1400A | -0.71                                                                                                                                                                                                                                                                                                                                                                                   | -0.71 | ns    |
| T <sub>IOICKPD</sub> | Time from the active transition at the                                             | LVCMOS25 <sup>(3)</sup>   | 1              | XC3S50A   | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                   | -0.88 | ns    |
|                      | ICLK input of the Input Flip-Flop (IFF) to the point where data must be held       |                           | 2              |           | -1.33                                                                                                                                                                                                                                                                                                                                                                                   | -1.33 | ns    |
|                      | at the İnput pin. The Input Delay is programmed.                                   |                           | 3              |           | -2.05                                                                                                                                                                                                                                                                                                                                                                                   | -2.05 | ns    |
|                      |                                                                                    |                           | 4              |           | -2.43                                                                                                                                                                                                                                                                                                                                                                                   | -2.43 | ns    |
|                      |                                                                                    |                           | 5              |           | -2.34                                                                                                                                                                                                                                                                                                                                                                                   | -2.34 | ns    |
|                      |                                                                                    |                           | 6              |           | -2.81                                                                                                                                                                                                                                                                                                                                                                                   | -2.81 | ns    |
|                      |                                                                                    |                           | 7              | -         | -3.03                                                                                                                                                                                                                                                                                                                                                                                   | -3.03 | ns    |
|                      |                                                                                    |                           | 8              |           | -3.83                                                                                                                                                                                                                                                                                                                                                                                   | -3.57 | ns    |
|                      |                                                                                    |                           | 1              | XC3S200A  | -1.51                                                                                                                                                                                                                                                                                                                                                                                   | -1.51 | ns    |
|                      |                                                                                    |                           | 2              | 1         | -2.09                                                                                                                                                                                                                                                                                                                                                                                   | -2.09 | ns    |
|                      |                                                                                    |                           | 3              | 1         | -2.40                                                                                                                                                                                                                                                                                                                                                                                   | -2.40 | ns    |
|                      |                                                                                    |                           | 4              | 1         | -2.68                                                                                                                                                                                                                                                                                                                                                                                   | -2.68 | ns    |
|                      |                                                                                    |                           | 5              | 1         | -2.56                                                                                                                                                                                                                                                                                                                                                                                   | -2.56 | ns    |
|                      |                                                                                    |                           | 6              | 1         | -2.99                                                                                                                                                                                                                                                                                                                                                                                   | -2.99 | ns    |
|                      |                                                                                    |                           | 7              | 1         | -3.29                                                                                                                                                                                                                                                                                                                                                                                   | -3.29 | ns    |
|                      |                                                                                    |                           | 8              | 1         | -3.61                                                                                                                                                                                                                                                                                                                                                                                   | -3.61 | ns    |