

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







**DECEMBER 2011** REV. 1.0.3

#### GENERAL DESCRIPTION

The XR16V2551<sup>1</sup> (V2551) is a high performance dual universal asynchronous receiver and transmitter (UART) with 16 byte TX and RX FIFOs. The device operates from 2.25 to 3.6 volts with 5 Volt tolerant inputs and is pin-to-pin compatible to Exar's XR16V2651 and XR16L2551. The device includes 2 additional capabilities over the XR16V2550: Intel and Motorola data bus selection and a "PowerSave" mode to further reduce sleep current to a minimum during sleep mode. It supports Exar's enhanced features of selectable FIFO trigger level, automatic hardware (RTS/CTS) and software flow control, and a complete modem interface. An internal loopback capability allows system diagnostics. Independent programmable fractional baud rate generators are provided in each channel to select data rates up to 16 Mbps at 3.3 Volt and 4X sampling clock. The V2551 is available in 48-pin TQFP and 32-pin QFN packages.

NOTE: 1 Covered by U.S. Patent #5,649,122

#### **APPLICATIONS**

- Portable Appliances
- Telecommunication Network Routers
- Ethernet Network Routers
- Cellular Data Devices
- Factory Automation and Process Controls

## **FEATURES**

- 2.25 to 3.6 Volt Operation
- 5 Volt Tolerant Inputs
- Intel or Motorola Mode
- Pin-to-pin compatible to Exar's XR16V2651 and the XR16L2551
- Two independent UART channels
  - Register set identical to 16V2550
  - Data rate of up to 16 Mbps at 3.3 V, and 12.5 Mbps at 2.5 V with 4X sampling rate
  - Fractional Baud Rate Generator
  - Transmit and Receive FIFOs of 16 bytes
  - Selectable TX and RX FIFO Trigger Levels
  - Automatic Hardware (RTS/CTS) Flow Control
  - Automatic Software (Xon/Xoff) Flow Control
  - Wireless Infrared (IrDA 1.0) Encoder/Decoder
  - Automatic sleep mode with wake-up interrupt
  - Full modem interface
- PowerSave Feature reduces sleep current to 15 μA
- Device Identification and Revision
- Crystal oscillator (up to 32MHz) or external clock (up to 64MHz) input
- 48-TQFP and 32-QFN packages







FIGURE 2. PIN OUT ASSIGNMENT



### **ORDERING INFORMATION**

| PART NUMBER     | PACKAGE      | OPERATING TEMPERATURE RANGE | DEVICE STATUS |
|-----------------|--------------|-----------------------------|---------------|
| XR16V2551IL-F   | 32-pin QFN   | -40°C to +85°C              | Active        |
| XR16V2551ILTR-F | 32-pin QFN   | -40°C to +85°C              | Active        |
| XR16V2551IM-F   | 48-Lead TQFP | -40°C to +85°C              | Active        |
| XR16V2551IMTR-F | 48-Lead TQFP | -40°C to +85°C              | Active        |

NOTE: TR = Tape and Reel, F = Green / RoHS





# **PIN DESCRIPTIONS**

# **Pin Description**

| NAME           | 32-QFN<br>Pin #    | 48-TQFP<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|----------------|--------------------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DATA BUS       | DATA BUS INTERFACE |                  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| A2<br>A1       | 18<br>19           | 26<br>27         | I    | Address data lines [2:0]. These 3 address lines select one of the internal registers in UART channel A/B during a data bus transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| A0             | 20                 | 28               |      | in of the charmer very during a data bas transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| D7             | 2                  | 3                | I/O  | Data bus lines [7:0] (bidirectional).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| D6             | 1                  | 2                |      | Edita bas initios (7.10) (blain ostioniai).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| D5             | 32                 | 1                |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D4             | 31                 | 48               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D3             | 30                 | 47               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D2             | 29                 | 46               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D1             | 28                 | 45               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D0             | 27                 | 44               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| IOR#<br>(VCC)  | 14                 | 19               | I    | When 16/68# pin is HIGH, the Intel bus interface is selected and this input becomes read strobe (active low). The falling edge instigates an internal read cycle and retrieves the data byte from an internal register pointed by the address lines [A2:A0], puts the data byte on the data bus to allow the host processor to read it on the rising edge.  When 16/68# pin is LOW, the Motorola bus interface is selected and this input is not used and should be connected to VCC.                                                                                           |  |  |  |
| IOW#<br>(R/W#) | 12                 | 15               | ı    | When 16/68# pin is HIGH, it selects Intel bus interface and this input becomes write strobe (active low). The falling edge instigates the internal write cycle and the rising edge transfers the data byte on the data bus to an internal register pointed by the address lines.  When 16/68# pin is LOW, the Motorola bus interface is selected and this input becomes read (HIGH) and write (LOW) signal.                                                                                                                                                                     |  |  |  |
| CSA#<br>(CS#)  | 7                  | 10               | I    | When 16/68# pin is HIGH, this input is chip select A (active low) to enable channel A in the device.  When 16/68# pin is LOW, this input becomes the chip select (active low) for the Motorola bus interface.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| CSB#<br>(A3)   | 8                  | 11               | I    | When 16/68# pin is HIGH, this input is chip select B (active low) to enable channel B in the device.  When 16/68# pin is LOW, this input becomes address line A3 which is used for channel selection in the Motorola bus interface. Input logic 0 selects channel A and logic 1 selects channel B.                                                                                                                                                                                                                                                                              |  |  |  |
| INTA<br>(IRQ#) | 22                 | 30               | 0    | When 16/68# pin is HIGH for Intel bus interface, this output becomes channel A interrupt output. The output state is defined by the user through the software setting of MCR[3]. INTA is set to the active mode and OP2A# output to a logic 0 when MCR[3] is set to a logic 1. INTA is set to the three state mode and OP2A# to a logic 1 when MCR[3] is set to a logic 0. See MCR[3].  When 16/68# pin is LOW for Motorola bus interface, this output becomes device interrupt output (active low, open drain). An external pull-up resistor is required for proper operation. |  |  |  |

HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

# XR16V2551



# HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

REV. 1.0.3

# **Pin Description**

| Name     | 32-QFN<br>Pin # | 48-TQFP<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------|-----------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| INTB     | 21              | 29               | 0    | UART channel B Interrupt output. The output state is defined by the user through the software setting of MCR[3]. INTB is set to the active mode and OP2B# output LOW when MCR[3] is set to a logic 1. INTB is set to the three state mode and OP2B# output HIGH when MCR[3] is set to a logic 0 (default). See MCR[3].                                                                                                      |  |
| TXRDYA#  | -               | 43               | 0    | UART channel A Transmitter Ready (active low). The output provides the TX FIFO/ THR status for transmit channel A. See <b>Table 3</b> . If it is not used, leave it unconnected.                                                                                                                                                                                                                                            |  |
| RXRDYA#  | -               | 31               | 0    | UART channel A Receiver Ready (active low). This output provides the RX FIFO/ RHR status for receive channel A. See <b>Table 3</b> . If it is not used, leave it unconnected.                                                                                                                                                                                                                                               |  |
| TXRDYB#  | -               | 6                | 0    | UART channel B Transmitter Ready (active low). The output provides the TX FIFO/ THR status for transmit channel B. See <b>Table 4</b> . If it is not used, leave it unconnected.                                                                                                                                                                                                                                            |  |
| RXRDYB#  | -               | 18               | 0    | UART channel B Receiver Ready (active low). This output provides the RX FIFO/RHR status for receive channel B. See <b>Table 3</b> . If it is not used, leave it unconnected.                                                                                                                                                                                                                                                |  |
| MODEM OF | R SERIA         | L I/O INTE       | RFAC | E                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| TXA      | 5               | 7                | 0    | UART channel A Transmit Data or infrared encoder data. Standard transmit and receive interface is enabled when MCR[6] = 0. In this mode, the TX signal will be HIGH during reset or idle (no data). Infrared IrDA transmit and receive interface is enabled when MCR[6] = 1. In the Infrared mode, the inactive state (no data) for the Infrared encoder/decoder interface is LOW. If it is not used, leave it unconnected. |  |
| RXA      | 4               | 5                | I    | UART channel A Receive Data or infrared receive data. Normal receive data input must idle HIGH. The infrared receiver pulses typically idles at LOW but can be inverted by software control prior going into the decoder, see MCR[6]. If this pin is not used, tie it to VCC or pull it high via a 100k ohm resistor.                                                                                                       |  |
| RTSA#    | 23              | 33               | 0    | UART channel A Request-to-Send (active low) or general purpose output. This output must be asserted prior to using auto RTS flow control, see EFR[6], MCR[1], and IER[6].                                                                                                                                                                                                                                                   |  |
| CTSA#    | 25              | 38               | I    | UART channel A Clear-to-Send (active low) or general purpose input. It can be used for auto CTS flow control, see EFR[7], and IER[7]. This input should be connected to VCC when not used.                                                                                                                                                                                                                                  |  |
| DTRA#    | -               | 34               | 0    | UART channel A Data-Terminal-Ready (active low) or general purpose output. If it is not used, leave it unconnected.                                                                                                                                                                                                                                                                                                         |  |
| DSRA#    | -               | 39               | I    | UART channel A Data-Set-Ready (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                             |  |
| CDA#     | -               | 40               | I    | UART channel A Carrier-Detect (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                             |  |
| RIA#     | -               | 41               | I    | UART channel A Ring-Indicator (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                             |  |



# **Pin Description**

| NAME     | 32-QFN<br>PIN #   | 48-TQFP<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------|-------------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OP2A#    | -                 | 32               | 0    | Output Port 2 Channel A - The output state is defined by the user and through the software setting of MCR[3]. INTA is set to the active mode and OP2A# output LOW when MCR[3] is set to a logic 1. INTA is set to the three state mode and OP2A# output HIGH when MCR[3] is set to a logic 0. See MCR[3]. If INTA is used, this output should not be used as a general output else it will disturb the INTA output functionality. |  |  |
| TXB      | 6                 | 8                | 0    | UART channel B Transmit Data or infrared encoder data. Standard transmit and receive interface is enabled when MCR[6] = 0. In this mode, the TX signal will be HIGH during reset or idle (no data). Infrared IrDA transmit and receive interface is enabled when MCR[6] = 1. In the Infrared mode, the inactive state (no data) for the Infrared encoder/decoder interface is LOW. If it is not used, leave it unconnected.       |  |  |
| RXB      | 3                 | 4                | I    | UART channel B Receive Data or infrared receive data. Normal receive data input must idle HIGH. The infrared receiver pulses typically idles at logic 0 but can be inverted by software control prior going in to the decoder, see MCR[6]. If this pin is not used, tie it to VCC or pull it high via a 100k ohm resistor.                                                                                                        |  |  |
| RTSB#    | 15                | 22               | 0    | UART channel B Request-to-Send (active low) or general purpose output. This port must be asserted prior to using auto RTS flow control, see EFR[6], MCR[1], and IER[6].                                                                                                                                                                                                                                                           |  |  |
| CTSB#    | 16                | 23               | I    | UART channel B Clear-to-Send (active low) or general purpose input. It can be used for auto CTS flow control, see EFR[7], and IER[7]. This input should be connected to VCC when not used.                                                                                                                                                                                                                                        |  |  |
| DTRB#    | -                 | 35               | 0    | UART channel B Data-Terminal-Ready (active low) or general purpose output. If it is not used, leave it unconnected.                                                                                                                                                                                                                                                                                                               |  |  |
| DSRB#    | -                 | 20               | I    | UART channel B Data-Set-Ready (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                                   |  |  |
| CDB#     | -                 | 16               | I    | UART channel B Carrier-Detect (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                                   |  |  |
| RIB#     | -                 | 21               | I    | UART channel B Ring-Indicator (active low) or general purpose input. This input should be connected to VCC when not used. This input has no effect on the UART.                                                                                                                                                                                                                                                                   |  |  |
| OP2B#    | -                 | 9                | 0    | Output Port 2 Channel B - The output state is defined by the user and through the software setting of MCR[3]. INTB is set to the active mode and OP2B# output LOW when MCR[3] is set to a logic 1. INTB is set to the three state mode and OP2B# output HIGH when MCR[3] is set to a logic 0. See MCR[3]. If INTB is used, this output should not be used as a general output else it will disturb the INTB output functionality. |  |  |
| ANCILLAR | ANCILLARY SIGNALS |                  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| XTAL1    | 10                | 13               | I    | Crystal or external clock input.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| XTAL2    | 11                | 14               | 0    | Crystal or buffered clock output.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| PwrSave  | 9                 | 12               | I    | PowerSave (active high). This feature isolates the V2551's data bus interface from the host preventing other bus activities that cause higher power drain during sleep mode. See Sleep Mode with Auto Wake-up and PowerSave Feature section for details.                                                                                                                                                                          |  |  |

# XR16V2551



# HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

REV. 1.0.3

## **Pin Description**

| NAME              | 32-QFN<br>Pin # | 48-TQFP<br>Pin # | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|-----------------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16/68#            | 17              | 24               | ı    | Intel or Motorola Bus Select. When 16/68# pin is HIGH, 16 or Intel Mode, the device will operate in the Intel bus type of interface. When 16/68# pin is LOW, 68 or Motorola mode, the device will operate in the Motorola bus type of interface.                                                                                                                                                                                                |
| RESET<br>(RESET#) | 24              | 36               | I    | When 16/68# pin is HIGH for Intel bus interface, this input becomes RESET (active high). When 16/68# pin is LOW for Motorola bus interface, this input becomes RESET# (active low).  A 40 ns minimum active pulse on this pin will reset the internal registers and all outputs of channel A and B. The UART transmitter output will be held HIGH, the receiver input will be ignored and outputs are reset during reset period (see Table 16). |
| VCC               | 26              | 42               | Pwr  | 2.25V to 3.6V power supply. All input pins are 5V tolerant.                                                                                                                                                                                                                                                                                                                                                                                     |
| GND               | 13              | 17               | Pwr  | Power supply common, ground.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND               | Center<br>Pad   | N/A              | Pwr  | The center pad on the backside of the 32-QFN package is metallic and should be connected to GND on the PCB. The thermal pad size on the PCB should be the approximate size of this center pad and should be solder mask defined. The solder mask opening should be at least 0.0025" inwards from the edge of the PCB thermal pad.                                                                                                               |
| NC                | -               | 25, 37           | -    | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Pin type: I=Input, O=Output, I/O= Input/output, OD=Output Open Drain.



## 1.0 PRODUCT DESCRIPTION

The XR16V2551 (V2551) integrates the functions of 2 enhanced 16C550 Universal Asynchronous Receiver and Transmitter (UART). Its features set is compatible to the XR16V2550 and XR16V2650 devices but offers Intel or Motorola data bus interface and PowerSave to isolate the data bus interface during Sleep mode. Hence, the V2551 adds 3 more inputs: 16/68# and PwrSave pins. Each UART is independently controlled by its own set of device configuration registers. The configuration registers set is 16550 UART compatible for control status and data transfer. Additionally, each UART channel has automatic RTS/CTS hardware flow control, automatic Xon/Xoff and special character software flow control, infrared encoder and decoder (IrDA ver 1.0), and programmable fractional baud rate generator with a prescaler of divide by 1 or 4. The XR16V2551 can operate from 2.25V to 3.6V with 5 volt tolerant inputs. The V2551 is fabricated with an advanced CMOS process.

#### **Enhanced Features**

The V2551 DUART provides a solution that supports 16 bytes of transmit and receive FIFO memory. The V2551 is designed to work with low supply voltage and high performance data communication systems, that require fast data processing time. In addition, the selectable FIFO trigger level interrupt and automatic hardware/software flow control is uniquely provided for good data throughput performance especially when operating in a multi-channel system.

#### Data Bus Interface, Intel or Motorola Type

The V2551 provides a single host interface for the 2 UARTs and supports Intel or Motorola microprocessor (CPU) data bus interface. The Intel bus compatible interface allows direct interconnect to Intel compatible type of CPUs using IOR#, IOW# and CSA# or CSB# inputs for data bus operation. The Motorola bus compatible interface instead uses the R/W#, CS# and A3 signals for data bus transactions. Few data bus interface signals change their functions depending on user's selection, see pin description for details. The Intel and Motorola bus interface selection is made through the 16/68# pin.

#### **Data Rate**

The V2551 is capable of operation up to 4 Mbps at 3.3V with 16X internal sampling clock rate, 8 Mbps at 3.3V with 8X sampling clock rate and 16 Mbps at 3.3V with 4X sampling clock rate. The device can operate with an external 24 MHz crystal on pins XTAL1 and XTAL2, or external clock source of up to 64 MHz on XTAL1 pin. With a typical crystal of 14.7456 MHz and through a software option, the user can set the prescaler bit for data rates of up to 3.68 Mbps.

The rich feature set of the V2551 is available through the internal registers. Automatic hardware/software flow control, selectable transmit and receive FIFO trigger levels, programmable TX and RX baud rates, infrared encoder/decoder interface, modem interface controls, and a sleep mode are all standard features.

Following a power on reset or an external reset, the V2551 is software compatible with previous generation of UARTs, 16C450, 16C550 and 16C650A.



#### 2.0 FUNCTIONAL DESCRIPTIONS

#### 2.1 CPU Interface

The CPU interface is 8 data bits wide with 3 address lines and control signals to execute data bus read and write transactions. The V2551 data interface supports the Intel compatible types of CPUs and it is compatible to the industry standard 16C550 UART. No clock (oscillator nor external clock) is required to operate a data bus transaction. Each bus cycle is asynchronous using CSA#/CSB#, IOR# and IOW# or CS#, R/W# and A3 inputs. Both UART channels share the same data bus for host operations. A typical data bus interconnection for Intel and Motorola mode is shown in Figure 3.

FIGURE 3. XR16V2551 TYPICAL INTEL/MOTOROLA DATA BUS INTERCONNECTIONS



## 2.2 5-Volt Tolerant Inputs

The V2551 can accept up to 5V inputs even when operating at 3.3V or 2.5V. But note that if the V2551 is operating at 2.5V, its  $V_{OH}$  may not be high enough to meet the requirements of the  $V_{IH}$  of a CPU or a serial transceiver that is operating at 5V.



#### 2.3 Device Reset

The RESET input resets the internal registers and the serial interface outputs in both channels to their default state (see Table 16). An active high pulse of longer than 40 ns duration will be required to activate the reset function in the device.

#### Device Identification and Revision

The XR16V2551 provides a Device Identification code and a Device Revision code to distinguish the part from other devices and revisions. To read the identification code from the part, it is required to set the baud rate generator registers DLL and DLM both to 0x00 (DLD = 0xXX). Now reading the content of the DVID will provide 0x02 for the XR16V2551 and reading the content of DREV will provide the revision of the part; for example, a reading of 0x01 means revision A.

#### 2.5 Channel A and B Selection

The UART provides the user with the capability to bi-directionally transfer information between an external CPU and an external serial communication device. During Intel Bus Mode (16/68# pin connected to VCC), a logic 0 on chip select pins, CSA# or CSB#, allows the user to select UART channel A or B to configure, send transmit data and/or unload receive data to/from the UART. Selecting both UARTs can be useful during power up initialization to write to the same internal registers, but do not attempt to read from both UARTs simultaneously. Individual channel select functions are shown in Table 1.

CSA# CSB# **FUNCTION** 1 1 UART de-selected 0 1 Channel A selected 1 0 Channel B selected 0 0 Channel A and B selected

TABLE 1: CHANNEL A AND B SELECT IN 16 MODE

During Motorola Bus Mode (16/68# pin connected to GND), the package interface pins are configured for connection with Motorola, and other popular microprocessor bus types. In this mode the V2551 decodes an additional address, A3, to select one of the UART ports. The A3 address decode function is used only when in the Motorola Bus Mode. See Table 2.

TABLE 2: CHANNEL A AND B SELECT IN 68 MODE

| CS# | A3  | Function           |
|-----|-----|--------------------|
| 1   | N/A | UART de-selected   |
| 0   | 0   | Channel A selected |
| 0   | 1   | Channel B selected |

#### 2.6 Channel A and B Internal Registers

Each UART channel in the V2551 has a set of enhanced registers for control, monitoring and data loading and unloading. The configuration register set is compatible to those already available in the standard single 16C550 and dual ST16C2550. These registers function as data holding registers (THR/RHR), interrupt status and control registers (ISR/IER), a FIFO control register (FCR), receive line status and control registers (LSR/ LCR), modern status and control registers (MSR/MCR), programmable data rate (clock) divisor registers (DLL/ DLM/DLD), and a user accessible Scratchpad Register (SPR).

Beyond the general 16C2550 features and capabilities, the V2551 offers enhanced feature registers (EFR, Xon/Xoff 1, Xon/Xoff 2) that provide automatic RTS and CTS hardware flow control, and Xon/Xoff software flow control. All the register functions are discussed in full detail later in "Section 3.0, UART INTERNAL REGISTERS" on page 23.

REV. 1.0.3

#### 2.7 DMA Mode

The device does not support direct memory access. The DMA Mode (a legacy term) in this document doesn't mean "direct memory access" but refers to data block transfer operation. The DMA mode affects the state of the RXRDY# A/B and TXRDY# A/B output pins. The transmit and receive FIFO trigger levels provide additional flexibility to the user for block mode operation. The LSR bits 5-6 provide an indication when the transmitter is empty or has an empty location(s) for more data. The user can optionally operate the transmit and receive FIFO in the DMA mode (FCR bit-3=1). When the transmit and receive FIFO are enabled and the DMA mode is disabled (FCR bit-3 = 0), the V2551 is placed in single-character mode for data transmit or receive operation. When DMA mode is enabled (FCR bit-3 = 1), the user takes advantage of block mode operation by loading or unloading the FIFO in a block sequence determined by the selected trigger level. In this mode, the V2551 sets the TXRDY# pin when the transmit FIFO becomes full, and sets the RXRDY# pin when the receive FIFO becomes empty. The following table shows their behavior. Also see Figures 19 through 24.

TABLE 3: TXRDY# AND RXRDY# OUTPUTS IN FIFO AND DMA MODE

|            | FCR BIT-0 = 0                         | FCR bit-0 = 1 (FIFO ENABLED)                       |                                                                                                                         |  |  |
|------------|---------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| Pins       | (FIFO DISABLED)                       | FCR BIT-3 = 0<br>(DMA MODE DISABLED)               | FCR BIT-3 = 1 (DMA MODE ENABLED)                                                                                        |  |  |
| RXRDY# A/B | LOW = 1 byte<br>HIGH = No data        | HIGH = FIFO empty                                  | HIGH to LOW transition when FIFO reaches the trigger level, or time-out occurs LOW to HIGH transition when FIFO empties |  |  |
| TXRDY# A/B | LOW = THR empty<br>HIGH = Byte in THR | LOW = FIFO empty<br>HIGH = At least 1 byte in FIFO | LOW = FIFO has at least 1 empty location<br>HIGH = FIFO is full                                                         |  |  |

## 2.8 INTA and INTB Outputs

The INTA and INTB interrupt output changes according to the operating mode and enhanced features setup. Table 4 and 5 summarize the operating behavior for the transmitter and receiver. Also see Figures 19 through 24.

TABLE 4: INTA AND INTB PINS OPERATION FOR TRANSMITTER

|            | FCR Bit-0 = 0<br>(FIFO DISABLED) | FCR Bit-0 = 1 (FIFO ENABLED)                                                    |
|------------|----------------------------------|---------------------------------------------------------------------------------|
| INTA/B Pin |                                  | LOW = FIFO above trigger level<br>HIGH = FIFO below trigger level or FIFO empty |

TABLE 5: INTA AND INTB PIN OPERATION FOR RECEIVER

|            | FCR Bit-0 = 0<br>(FIFO Disabled) | FCR BIT-0 = 1<br>(FIFO ENABLED)                                |
|------------|----------------------------------|----------------------------------------------------------------|
| INTA/B Pin | LOW = No data<br>HIGH = 1 byte   | LOW = FIFO below trigger level HIGH = FIFO above trigger level |



#### Crystal Oscillator or External Clock Input 2.9

The V2551 includes an on-chip oscillator (XTAL1 and XTAL2) to produce a clock for both UART sections in the device. The CPU data bus does not require this clock for bus operation. The crystal oscillator provides a system clock to the Baud Rate Generators (BRG) section found in each of the UART. XTAL1 is the input to the oscillator or external clock buffer input with XTAL2 pin being the output. Please note that the input XTAL1 is not 5V tolerant and so the maximum at the pin should be VCC. For programming details, see "Section 2.10, Programmable Baud Rate Generator with Fractional Divisor" on page 11."

FIGURE 4. TYPICAL CRYSTAL CONNECTIONS



The on-chip oscillator is designed to use an industry standard microprocessor crystal (parallel resonant, fundamental frequency with 10-22 pF capacitance load, ESR of 20-120 ohms and 100 ppm frequency tolerance) connected externally between the XTAL1 and XTAL2 pins (see Figure 4). The programmable Baud Rate Generator is capable of operating with a crystal oscillator frequency of up to 24 MHz. However, with an external clock input on XTAL1 pin, it can extend its operation up to 64 MHz (16 Mbps serial data rate) at 3.3V with an 4X sampling rate. For further reading on the oscillator circuit please see the Application Note DAN108 on the EXAR web site at http://www.exar.com.

#### 2.10 Programmable Baud Rate Generator with Fractional Divisor

Each UART has its own Baud Rate Generator (BRG) with a prescaler for the transmitter and receiver. The prescaler is controlled by a software bit in the MCR register. The MCR register bit-7 sets the prescaler to divide the input crystal or external clock by 1 or 4. The output of the prescaler clocks to the BRG. The BRG further divides this clock by a programmable divisor between 1 and (216 - 0.0625) in increments of 0.0625 (1/16) to obtain a 16X or 8X or 4X sampling clock of the serial data rate. The sampling clock is used by the transmitter for data bit shifting and receiver for data sampling. The BRG divisor (DLL, DLM and DLD registers) defaults to the value of '1' (DLL = 0x01, DLM = 0x00 and DLD = 0x00) upon reset. Therefore, the BRG must be programmed during initialization to the operating data rate. The DLL and DLM registers provide the integer part of the divisor and the DLD register provides the fractional part of the divisior. Only the four lower bits of the DLD are implemented and they are used to select a value from 0 (for setting 0000) to 0.9375 or 15/16 (for setting 1111). Programming the Baud Rate Generator Registers DLL, DLM and DLD provides the capability for selecting the operating data rate. Table 6 shows the standard data rates available with a 24MHz crystal or external clock at 16X clock rate. If the pre-scaler is used (MCR bit-7 = 1), the output data rate will be 4 times less than that shown in Table 6. At 8X sampling rate, these data rates would double and at 4X sampling rate, they would quadruple. Also, when using 8X or 4X sampling mode, please note that the bit-time will have a jitter

REV. 1.0.3

(+/- 1/16) whenever the DLD is non-zero and is an odd number. When using a non-standard data rate crystal or external clock, the divisor value can be calculated with the following equation(s):

Required Divisor (decimal)=(XTAL1 clock frequency / prescaler) /(serial data rate x 16), with 16X mode, DLD[5:4]='00'

Required Divisor (decimal)= (XTAL1 clock frequency / prescaler / (serial data rate x 8), with 8X mode, DLD[5:4] = '01'

Required Divisor (decimal)= (XTAL1 clock frequency / prescaler / (serial data rate x 4), with 4X mode, DLD[5:4] = '10'

The closest divisor that is obtainable in the V2551 can be calculated using the following formula:

ROUND( (Required Divisor - TRUNC(Required Divisor) )\*16)/16 + TRUNC(Required Divisor), where

DLM = TRUNC(Required Divisor) >> 8

DLL = TRUNC(Required Divisor) & 0xFF

DLD = ROUND( (Required Divisor-TRUNC(Required Divisor) )\*16)

In the formulas above, please note that:

TRUNC (N) = Integer Part of N. For example, TRUNC (5.6) = 5.

ROUND (N) = N rounded towards the closest integer. For example, ROUND (7.3) = 7 and ROUND (9.9) = 10. A >> B indicates right shifting the value 'A' by 'B' number of bits. For example, 0x78A3 >> 8 = 0x0078.

FIGURE 5. BAUD RATE GENERATOR





TABLE 6: TYPICAL DATA RATES WITH A 24 MHz CRYSTAL OR EXTERNAL CLOCK AT 16X SAMPLING

| Required<br>Output Data<br>Rate | Divisor For<br>16x Clock<br>(Decimal) | Divisor<br>Obtainable in<br>V2551 | DLM PROGRAM<br>VALUE (HEX) | DLL PROGRAM<br>VALUE (HEX) | DLD PROGRAM<br>VALUE (HEX) | DATA ERROR<br>RATE (%) |
|---------------------------------|---------------------------------------|-----------------------------------|----------------------------|----------------------------|----------------------------|------------------------|
| 400                             | 3750                                  | 3750                              | E                          | A6                         | 0                          | 0                      |
| 2400                            | 625                                   | 625                               | 2                          | 71                         | 0                          | 0                      |
| 4800                            | 312.5                                 | 312 8/16                          | 1                          | 38                         | 8                          | 0                      |
| 9600                            | 156.25                                | 156 4/16                          | 0                          | 9C                         | 4                          | 0                      |
| 10000                           | 150                                   | 150                               | 0                          | 96                         | 0                          | 0                      |
| 19200                           | 78.125                                | 78 2/16                           | 0                          | 4E                         | 2                          | 0                      |
| 25000                           | 60                                    | 60                                | 0                          | 3C                         | 0                          | 0                      |
| 28800                           | 52.0833                               | 52 1/16                           | 0                          | 34                         | 1                          | 0.04                   |
| 38400                           | 39.0625                               | 39 1/16                           | 0                          | 27                         | 1                          | 0                      |
| 50000                           | 30                                    | 30                                | 0                          | 1E                         | 0                          | 0                      |
| 57600                           | 26.0417                               | 26 1/16                           | 0                          | 1A                         | 1                          | 0.08                   |
| 75000                           | 20                                    | 20                                | 0                          | 14                         | 0                          | 0                      |
| 100000                          | 15                                    | 15                                | 0                          | F                          | 0                          | 0                      |
| 115200                          | 13.0208                               | 13                                | 0                          | D                          | 0                          | 0.16                   |
| 153600                          | 9.7656                                | 9 12/16                           | 0                          | 9                          | С                          | 0.16                   |
| 200000                          | 7.5                                   | 7 8/16                            | 0                          | 7                          | 8                          | 0                      |
| 225000                          | 6.6667                                | 6 11/16                           | 0                          | 6                          | В                          | 0.31                   |
| 230400                          | 6.5104                                | 6 8/16                            | 0                          | 6                          | 8                          | 0.16                   |
| 250000                          | 6                                     | 6                                 | 0                          | 6                          | 0                          | 0                      |
| 300000                          | 5                                     | 5                                 | 0                          | 5                          | 0                          | 0                      |
| 400000                          | 3.75                                  | 3 12/16                           | 0                          | 3                          | С                          | 0                      |
| 460800                          | 3.2552                                | 3 4/16                            | 0                          | 3                          | 4                          | 0.16                   |
| 500000                          | 3                                     | 3                                 | 0                          | 3                          | 0                          | 0                      |
| 750000                          | 2                                     | 2                                 | 0                          | 2                          | 0                          | 0                      |
| 921600                          | 1.6276                                | 1 10/16                           | 0                          | 1                          | А                          | 0.16                   |
| 1000000                         | 1.5                                   | 1 8/16                            | 0                          | 1                          | 8                          | 0                      |

## 2.11 Transmitter

The transmitter section comprises of an 8-bit Transmit Shift Register (TSR) and 16 bytes of FIFO which includes a byte-wide Transmit Holding Register (THR). TSR shifts out every data bit with the 16X/8X/4X internal clock. A bit time is 16/8/4 clock periods (see DLD[5:4]). The transmitter sends the start-bit followed by the number of data bits, inserts the proper parity-bit if enabled, and adds the stop-bit(s). The status of the FIFO and TSR are reported in the Line Status Register (LSR bit-5 and bit-6).





### 2.11.1 Transmit Holding Register (THR) - Write Only

The transmit holding register is an 8-bit register providing a data interface to the host processor. The host writes transmit data byte to the THR to be converted into a serial data stream including start-bit, data bits, parity-bit and stop-bit(s). The least-significant-bit (Bit-0) becomes first data bit to go out. The THR is the input register to the transmit FIFO of 16 bytes when FIFO operation is enabled by FCR bit-0. Every time a write operation is made to the THR, the FIFO data pointer is automatically bumped to the next sequential data location.

#### 2.11.2 Transmitter Operation in non-FIFO Mode

The host loads transmit data to THR one character at a time. The THR empty flag (LSR bit-5) is set when the data byte is transferred to TSR. THR flag can generate a transmit empty interrupt (ISR bit-1) when it is enabled by IER bit-1. The TSR flag (LSR bit-6) is set when TSR becomes completely empty. See Figure 6 below.

FIGURE 6. TRANSMITTER OPERATION IN NON-FIFO MODE



#### 2.11.3 Transmitter Operation in FIFO Mode

The host may fill the transmit FIFO with up to 16 bytes of transmit data. The THR empty flag (LSR bit-5) is set whenever the FIFO is empty. The THR empty flag can generate a transmit empty interrupt (ISR bit-1) when the amount of data in the FIFO falls below its selected trigger level. The transmit empty interrupt is enabled by IER bit-1. The TSR flag (LSR bit-6) is set when TSR/FIFO becomes empty (See Figure 7 below).

FIGURE 7. TRANSMITTER OPERATION IN FIFO AND FLOW CONTROL MODE



#### 2.12 Receiver

REV. 1.0.3

The receiver section contains an 8-bit Receive Shift Register (RSR) and 16 bytes of FIFO which includes a byte-wide Receive Holding Register (RHR). The RSR uses the 16X/8X/4X clock (DLD[5:4]) for timing. It verifies and validates every bit on the incoming character in the middle of each data bit. On the falling edge of a start or false start bit, an internal receiver counter starts counting at the 16X/8X/4X clock rate. After 8 clocks (or 4 if 8X or 2 if 4X) the start bit period should be at the center of the start bit. At this time the start bit is sampled and if it is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver from assembling a false character. The rest of the data bits and stop bits are sampled and validated in this same manner to prevent false framing. If there were any error(s), they are reported in the LSR register bits 2-4. Upon unloading the receive data byte from RHR, the receive FIFO pointer is bumped and the error tags are immediately updated to reflect the status of the data byte in RHR register. RHR can generate a receive data ready interrupt upon receiving a character or delay until it reaches the FIFO trigger level. Furthermore, data delivery to the host is guaranteed by a receive data ready time-out interrupt when data is not received for 4 word lengths as defined by LCR[1:0] plus 12 bits time. This is equivalent to 3.7-4.6 character times. The RHR interrupt is enabled by IER bit-0. See Figure 8 and Figure 9 below.

## Receive Holding Register (RHR) - Read-Only

The Receive Holding Register is an 8-bit register that holds a receive data byte from the Receive Shift Register. It provides the receive data interface to the host processor. The RHR register is part of the receive FIFO of 16 bytes by 11-bits wide, the 3 extra bits are for the 3 error tags to be reported in LSR register. When the FIFO is enabled by FCR bit-0, the RHR contains the first data character received by the FIFO. After the RHR is read, the next character byte is loaded into the RHR and the errors associated with the current data byte are immediately updated in the LSR bits 2-4.

FIGURE 8. RECEIVER OPERATION IN NON-FIFO MODE





FIGURE 9. RECEIVER OPERATION IN FIFO AND AUTO RTS FLOW CONTROL MODE



## 2.13 Auto RTS (Hardware) Flow Control

Automatic RTS hardware flow control is used to prevent data overrun to the local receiver FIFO. The RTS# output is used to request remote unit to suspend/resume data transmission. The auto RTS flow control features is enabled to fit specific application requirement (see Figure 10):

- Enable auto RTS flow control using EFR bit-6.
- The auto RTS function must be started by asserting RTS# output pin (MCR bit-1 to logic 1 after it is enabled). If using the Auto RTS interrupt:
- Enable RTS interrupt through IER bit-6 (after setting EFR bit-4). The UART issues an interrupt when the RTS# pin makes a transition from low to high: ISR bit-5 will be set to logic 1.



### 2.14 Auto RTS Hysteresis

The V2551 has a new feature that provides flow control trigger hysteresis while maintaining compatibility with the XR16C850, ST16C650A and ST16C550 family of UARTs. With the Auto RTS function enabled, an interrupt is generated when the receive FIFO reaches the selected RX trigger level. The RTS# pin will not be forced HIGH (RTS off) until the receive FIFO reaches one level above the selected RX trigger level in the trigger table (Table 12). The RTS# pin will return LOW after the RX FIFO is unloaded to one level below the selected RX trigger level in the trigger table (Table 12). Under the above described conditions, the V2551 will continue to accept data until the receive FIFO gets full. The Auto RTS function is initiated when the RTS# output pin is asserted LOW (RTS On).

TABLE 7: AUTO RTS (HARDWARE) FLOW CONTROL

| Rx Trigger Level | INT PIN ACTIVATION | RTS# DE-ASSERTED (HIGH) (CHARACTERS IN RX FIFO) | RTS# ASSERTED (LOW)<br>(CHARACTERS IN RX FIFO) |
|------------------|--------------------|-------------------------------------------------|------------------------------------------------|
| 1                | 1                  | 4                                               | 0                                              |
| 4                | 4                  | 8                                               | 1                                              |
| 8                | 8                  | 14                                              | 4                                              |
| 14               | 14                 | 14                                              | 8                                              |

#### 2.15 Auto CTS Flow Control

Automatic CTS flow control is used to prevent data overrun to the remote receiver FIFO. The CTS# input is monitored to suspend/restart the local transmitter. The auto CTS flow control feature is selected to fit specific application requirement (see Figure 10):

• Enable auto CTS flow control using EFR bit-7.

If using the Auto CTS interrupt:

 Enable CTS interrupt through IER bit-7 (after setting EFR bit-4). The UART issues an interrupt when the CTS# pin is de-asserted (HIGH): ISR bit-5 will be set to 1, and UART will suspend transmission as soon as the stop bit of the character in process is shifted out. Transmission is resumed after the CTS# input is reasserted (LOW), indicating more data may be sent.

REV. 1.0.3

FIGURE 10. AUTO RTS AND CTS FLOW CONTROL OPERATION



The local UART (UARTA) starts data transfer by asserting RTSA# (1). RTSA# is normally connected to CTSB# (2) of remote UART (UARTB). CTSB# allows its transmitter to send data (3). TXB data arrives and fills UARTA receive FIFO (4). When RXA data fills up to its receive FIFO trigger level, UARTA activates its RXA data ready interrupt (5) and continues to receive and put data into its FIFO. If interrupt service latency is long and data is not being unloaded, UARTA monitors its receive data fill level to match the upper threshold of RTS delay and de-assert RTSA# (6). CTSB# follows (7) and request UARTB transmitter to suspend data transfer. UARTB stops or finishes sending the data bits in its transmit shift register (8). When receive FIFO data in UARTA is unloaded to match the lower threshold of RTS delay (9), UARTA re-asserts RTSA# (10), CTSB# recognizes the change (11) and restarts its transmitter and data flow again until next receive FIFO trigger (12). This same event applies to the reverse direction when UARTA sends data to UARTB with RTSB# and CTSA# controlling the data flow.





### 2.16 Auto Xon/Xoff (Software) Flow Control

When software flow control is enabled (See Table 15), the V2551 compares one or two sequential receive data characters with the programmed Xon or Xoff-1,2 character value(s). If receive character(s) (RX) match the programmed values, the V2551 will halt transmission (TX) as soon as the current character has completed transmission. When a match occurs, the Xoff (if enabled via IER bit-5) flag will be set and the interrupt output pin will be activated. Following a suspension due to a match of the Xoff character, the V2551 will monitor the receive data stream for a match to the Xon-1,2 character. If a match is found, the V2551 will resume operation and clear the flags (ISR bit-4).

Reset initially sets the contents of the Xon/Xoff 8-bit flow control registers to 0x00. Following reset the user can write any Xon/Xoff value desired for software flow control. Different conditions can be set to detect Xon/Xoff characters (See Table 15) and suspend/resume transmissions. When double 8-bit Xon/Xoff characters are selected, the V2551 compares two consecutive receive characters with two software flow control 8-bit values (Xon1, Xon2, Xoff1, Xoff2) and controls TX transmissions accordingly. Under the above described flow control mechanisms, flow control characters are not placed (stacked) in the user accessible RX data buffer or FIFO.

In the event that the receive buffer is overfilling and flow control needs to be executed, the V2551 automatically sends an Xoff message via the serial TX output to the remote modem. The V2551 sends the Xoff-1,2 characters two-character times (= time taken to send two characters at the programmed baud rate) after the receive FIFO crosses the selected trigger level. To clear this condition, the V2551 will transmit the programmed Xon-1,2 characters as soon as receive FIFO is less than one trigger level below the selected trigger level. (See Table 8 below).

| RX TRIGGER LEVEL | INT PIN ACTIVATION | XOFF CHARACTER(S) SENT<br>(CHARACTERS IN RX FIFO) | XON CHARACTER(S) SENT<br>(CHARACTERS IN RX FIFO) |
|------------------|--------------------|---------------------------------------------------|--------------------------------------------------|
| 1                | 1                  | 1*                                                | 0                                                |
| 4                | 4                  | 4*                                                | 1                                                |
| 8                | 8                  | 8*                                                | 4                                                |
| 14               | 14                 | 14*                                               | 8                                                |

TABLE 8: AUTO XON/XOFF (SOFTWARE) FLOW CONTROL

#### 2.17 Special Character Detect

A special character detect feature is provided to detect an 8-bit character when bit-5 is set in the Enhanced Feature Register (EFR). When this character (Xoff2) is detected, it will be placed in the FIFO along with normal incoming RX data.

The V2551 compares each incoming receive character with Xoff-2 data. If a match exists, the received data will be transferred to FIFO and ISR bit-4 will be set to indicate detection of special character. Although the Internal Register Table shows Xon, Xoff Registers with eight bits of character information, the actual number of bits is dependent on the programmed word length. Line Control Register (LCR) bits 0-1 defines the number of character bits, i.e., either 5 bits, 6 bits, 7 bits, or 8 bits. The word length selected by LCR bits 0-1 also determines the number of bits that will be used for the special character comparison. Bit-0 in the Xon, Xoff Registers corresponds with the LSB bit for the receive character.

<sup>\*</sup> After the trigger level is reached, an Xoff character is sent after a short span of time (= time required to send 2 characters); for example, after 2.083ms has elapsed for 9600 baud and 10-bit word length setting.



#### 2.18 Infrared Mode

The V2551 UART includes the infrared encoder and decoder compatible to the IrDA (Infrared Data Association) version 1.0. The IrDA 1.0 standard that stipulates the infrared encoder sends out a 3/16 of a bit wide HIGH-pulse for each "0" bit in the transmit data stream. This signal encoding reduces the on-time of the infrared LED, hence reduces the power consumption. See Figure 11 below.

The infrared encoder and decoder are enabled by setting MCR register bit-6 to a '1'. When the infrared feature is enabled, the transmit data output, TX, idles at logic zero level. Likewise, the RX input assumes an idle level of logic zero from a reset and power up, see Figure 11.

Typically, the wireless infrared decoder receives the input pulse from the infrared sensing diode on the RX pin. Each time it senses a light pulse, it returns a HIGH to the data bit stream. However, this is not true with some infrared modules on the market which indicate a LOW by a light pulse. So the V2551 has a provision to invert the input polarity to accommodate this. In this case user can enable MCR bit-2 to invert the input signal.

FIGURE 11. INFRARED TRANSMIT DATA ENCODING AND RECEIVE DATA DECODING



#### 2.19 Sleep Mode with Wake-Up Indicator and PowerSave Feature

The V2551 supports low voltage system designs, hence, a sleep mode with auto wake-up and PowerSave feature is included to reduce power consumption when the device is not actively used.

REV. 1.0.3

HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

# 2.19.1 Sleep Mode

All of these conditions must be satisfied for the V2551 to enter sleep mode:

- no interrupts pending for both channels of the V2551 (ISR bit-0 = 1)
- sleep mode of both channels are enabled (IER bit-4 = 1)
- modem inputs are not toggling (MSR bits 0-3 = 0)
- RX input pins are idling HIGH

The V2551 stops its crystal oscillator to conserve power in the sleep mode. User can check the XTAL2 pin for no clock output as an indication that the device has entered the sleep mode.

The V2551 resumes normal operation by any of the following when PowerSave mode is disabled:

- a receive data start bit transition (HIGH to LOW)
- a data byte is loaded to the transmitter, THR or FIFO
- a change of logic state on any of the modem or general purpose serial inputs: CTS#, DSR#, CD#, RI#

If the sleep mode is enabled and the V2551 is awakened by one of the conditions described above, an interrupt is issued by the V2551 to signal to the CPU that it is awake. The lower nibble of the interrupt source register (ISR) will read a value of 0x1 for this interrupt and reading the ISR clears this interrupt. Since the same value (0x1) is also used to indicate no pending interrupt, users should exercise caution while using the sleep mode. The V2551 will return to the sleep mode automatically after all interrupting conditions have been serviced and cleared. If the V2551 is awakened by the modem inputs, a read to the MSR is required to reset the modem inputs. In any case, the sleep mode will not be entered while an interrupt is pending from channel A or B. The V2551 will stay in the sleep mode of operation until it is disabled by setting IER bit-4 to a logic 0.

A word of caution: owing to the starting up delay of the crystal oscillator after waking up from sleep mode, the first few receive characters may be lost. The number of characters lost during the restart also depends on your operating data rate. More characters are lost when operating at higher data rate. Also, it is important to keep RX A/B inputs idling HIGH or "marking" condition during sleep mode to avoid receiving a "break" condition upon the restart. This may occur when the external interface transceivers (RS-232, RS-422 or another type) are also put to sleep mode and cannot maintain the "marking" condition. To avoid this, the designer can use a 47k-100k ohm pull-up resistor on the RXA and RXB pins.

#### 2.19.2 PowerSave Feature

If the address lines, data bus lines, IOW#, IOR#, CSA#, CSB#, and modem input lines remain steady when the V2551 is in sleep mode, the maximum current will be in the microamp range as specified in the DC Electrical Characteristics on page 38. If the input lines are floating or are toggling while the V2551 is in sleep mode, the current can be up to 100 times more. If not using the PowerSave feature, then an external buffer would be required to keep the address and data bus lines from toggling or floating to achieve the low current. But if the PowerSave feature is enabled (pin 12 connected to VCC), this will eliminate the need for an external buffer by internally isolating the address, data and control signals (see Figure 1 on page 1) from other bus activities that could cause wasteful power drain. The V2551 enters PowerSave mode when the PwrSave pin is connected to VCC and the V2551 is in sleep mode (see Sleep Mode section above).

Since PowerSave mode isolates the address, data and control signals, the device will wake-up by:

- a receive data start bit transition (HIGH to LOW)
- a change of logic state on any of the modem or general purpose serial inputs: CTS#, DSR#, CD#, RI#

The V2551 will return to the PowerSave mode automatically after a read to the MSR (to reset the modem inputs) and all interrupting conditions have been serviced and cleared. The V2551 will stay in the PowerSave mode of operation until it is disabled by setting IER bit-4 to a logic 0 and/or the PwrSave pin is connected to GND.





## 2.20 Internal Loopback

The V2551 UART provides an internal loopback capability for system diagnostic purposes. The internal loopback mode is enabled by setting MCR register bit-4 to logic 1. All regular UART functions operate normally. Figure 12 shows how the modem port signals are re-configured. Transmit data from the transmit shift register output is internally routed to the receive shift register input allowing the system to receive the same data that it was sending. The TX, RTS# and DTR# pins are held while the CTS#, DSR# CD# and RI# inputs are ignored. Caution: the RX input pin must be held HIGH during loopback test else upon exiting the loopback test the UART may detect and report a false "break" signal. Also, Auto RTS/CTS flow control is not supported during internal loopback.

FIGURE 12. INTERNAL LOOP BACK IN CHANNEL A AND B





## 3.0 UART INTERNAL REGISTERS

Each of the UART channel in the V2551 has its own set of configuration registers selected by address lines A0, A1 and A2 with CSA# or CSB# selecting the channel. The complete register set is shown on Table 9 and

HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

TABLE 9: UART CHANNEL A AND B UART INTERNAL REGISTERS

| Addresses<br>A2 A1 A0       | REGISTER                                                       | READ/WRITE              | COMMENTS                              |  |  |  |  |  |  |  |
|-----------------------------|----------------------------------------------------------------|-------------------------|---------------------------------------|--|--|--|--|--|--|--|
| 16C550 COMPATIBLE REGISTERS |                                                                |                         |                                       |  |  |  |  |  |  |  |
| 0 0 0                       | RHR - Receive Holding Register THR - Transmit Holding Register | Read-only<br>Write-only | LCR[7] = 0                            |  |  |  |  |  |  |  |
| 0 0 0                       | DLL - Divisor LSB                                              | Read/Write              | LCR[7] = 1, LCR ≠ 0xBF                |  |  |  |  |  |  |  |
| 0 0 1                       | DLM - Divisor MSB                                              | Read/Write              | LCR[/] = 1, LCR ≠ UXBF                |  |  |  |  |  |  |  |
| 0 1 0                       | DLD - Divisor Fractional                                       | Read/Write              | LCR[7] = 1, LCR ≠ 0xBF,<br>EFR[4] = 1 |  |  |  |  |  |  |  |
| 0 0 0                       | DREV - Device Revision Code                                    | Read-only               | DLL, DLM = 0x00,                      |  |  |  |  |  |  |  |
| 0 0 1                       | DVID - Device Identification Code                              | Read-only               | LCR[7] = 1, LCR ≠ 0xBF                |  |  |  |  |  |  |  |
| 0 0 1                       | IER - Interrupt Enable Register                                | Read/Write              | LCR[7] = 0                            |  |  |  |  |  |  |  |
| 0 1 0                       | ISR - Interrupt Status Register<br>FCR - FIFO Control Register | Read-only<br>Write-only | LCR ≠ 0xBF                            |  |  |  |  |  |  |  |
| 0 1 1                       | LCR - Line Control Register                                    | Read/Write              |                                       |  |  |  |  |  |  |  |
| 1 0 0                       | MCR - Modern Control Register                                  | Read/Write              |                                       |  |  |  |  |  |  |  |
| 1 0 1                       | LSR - Line Status Register                                     | Read-only               | LCR ≠ 0xBF                            |  |  |  |  |  |  |  |
| 1 1 0                       | MSR - Modem Status Register                                    | Read-only               | LGR ≠ UXBF                            |  |  |  |  |  |  |  |
| 1 1 1                       | SPR - Scratch Pad Register                                     | Read/Write              |                                       |  |  |  |  |  |  |  |
|                             | ENHANCED REGISTERS                                             |                         |                                       |  |  |  |  |  |  |  |
| 0 1 0                       | EFR - Enhanced Function Register                               | Read/Write              |                                       |  |  |  |  |  |  |  |
| 1 0 0                       | Xon-1 - Xon Character 1                                        | Read/Write              |                                       |  |  |  |  |  |  |  |
| 1 0 1                       | Xon-2 - Xon Character 2                                        | Read/Write              | LCR = 0xBF                            |  |  |  |  |  |  |  |
| 1 1 0                       | Xoff-1 - Xoff Character 1                                      | Read/Write              |                                       |  |  |  |  |  |  |  |
| 1 1 1                       | Xoff-2 - Xoff Character 2                                      | Read/Write              |                                       |  |  |  |  |  |  |  |

# XR16V2551



# HIGH PERFORMANCE DUART WITH 16-BYTE FIFO AND POWERSAVE FEATURE

REV. 1.0.3

## TABLE 10: INTERNAL REGISTERS DESCRIPTION. SHADED BITS ARE ENABLED WHEN EFR BIT-4=1

| Address<br>A2-A0            | REG<br>NAME | READ/<br>WRITE | Віт-7                      | Віт-6                 | Віт-5                  | Віт-4                   | Віт-3                        | Віт-2                 | Віт-1                       | Віт-0                   | COMMENT                              |
|-----------------------------|-------------|----------------|----------------------------|-----------------------|------------------------|-------------------------|------------------------------|-----------------------|-----------------------------|-------------------------|--------------------------------------|
| 16C550 Compatible Registers |             |                |                            |                       |                        |                         |                              |                       |                             |                         |                                      |
| 0 0 0                       | RHR         | RD             | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   |                                      |
| 0 0 0                       | THR         | WR             | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   |                                      |
| 0 0 1                       | IER         | RD/WR          | 0/                         | 0/                    | 0/                     | 0/                      | Modem<br>Stat. Int.          | RXLine<br>Stat.       | TX                          | RX<br>Data              | LCR[7]=0                             |
|                             |             |                | CTS Int.<br>Enable         | RTS Int.<br>Enable    | Xoff Int.<br>Enable    | Sleep<br>Mode<br>Enable | Enable                       | Int.<br>Enable        | nt. Int Int.                |                         |                                      |
| 010                         | 010 ISR     | RD             | FIFOs                      | FIFOs                 | 0/                     | 0/                      | INT                          | INT                   | INT                         | INT<br>Source<br>Bit-0  |                                      |
|                             |             |                | Enabled                    | Enabled               | INT<br>Source<br>Bit-5 | INT<br>Source<br>Bit-4  | Source Source<br>Bit-3 Bit-2 |                       | Source<br>Bit-1             |                         | LCR ≠ 0xBF                           |
| 010                         | FCR         | WR             | RXFIFO                     | RXFIFO                | 0/                     | 0/                      | DMA<br>Mode                  | TX<br>FIFO            | RX<br>FIFO                  | FIFOs<br>Enable         |                                      |
|                             |             |                | Trigger                    | Trigger               | TXFIFO<br>Trigger      | TXFIFO<br>Trigger       | Enable                       | Reset                 | Reset                       | Enable                  |                                      |
| 0 1 1                       | LCR         | RD/WR          | Divisor<br>Enable          | Set TX<br>Break       | Set<br>Parity          | Even<br>Parity          | Parity<br>Enable             | Stop<br>Bits          | Word<br>Length<br>Bit-1     | Word<br>Length<br>Bit-0 |                                      |
| 100                         | MCR         | RD/WR          | 0/                         | 0/                    | 0/                     | Internal<br>Lopback     | OP2#/INT<br>Output           | (OP1#)                | RTS#<br>Output              | DTR#<br>Output          |                                      |
|                             |             |                | BRG<br>Pres-<br>caler      | IR Mode<br>ENable     | XonAny                 | Enable                  | Enable                       | IR Input<br>Invert    | Control                     | Control                 |                                      |
| 101                         | LSR         | RD             | RX FIFO<br>Global<br>Error | THR &<br>TSR<br>Empty | THR<br>Empty           | RX<br>Break             | RX Fram-<br>ing Error        | RX<br>Parity<br>Error | RX<br>Over-<br>run<br>Error | RX<br>Data<br>Ready     | LCR ≠ 0xBF                           |
| 110                         | MSR         | RD             | CD#<br>Input               | RI#<br>Input          | DSR#<br>Input          | CTS#<br>Input           | Delta<br>CD#                 | Delta<br>RI#          | Delta<br>DSR#               | Delta<br>CTS#           |                                      |
| 111                         | SPR         | RD/WR          | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   |                                      |
|                             |             |                |                            | Bau                   | d Rate Ge              | enerator D              | Divisor                      |                       |                             |                         |                                      |
| 000                         | DLL         | RD/WR          | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   | LCR[7]=1<br>LCR ≠ 0xBF               |
| 0 0 1                       | DLM         | RD/WR          | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   | LOIN # UXBF                          |
| 010                         | DLD         | RD/WR          | 0                          | 0                     | 4X Mode                | 8X Mode                 | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   | LCR[7]=1<br>LCR ≠ 0xBF<br>EFR[4] = 1 |
| 0 0 0                       | DREV        | RD             | Bit-7                      | Bit-6                 | Bit-5                  | Bit-4                   | Bit-3                        | Bit-2                 | Bit-1                       | Bit-0                   | LCR[7]=1                             |
| 0 0 1                       | DVID        | RD             | 0                          | 0                     | 0                      | 0                       | 0                            | 0                     | 1                           | 0                       | LCR≠0xBF<br>DLL=0x00<br>DLM=0x00     |



TABLE 10: INTERNAL REGISTERS DESCRIPTION. SHADED BITS ARE ENABLED WHEN EFR BIT-4=1

| ADDRESS<br>A2-A0   | REG<br>NAME | READ/<br>WRITE | Віт-7                 | Віт-6                 | Віт-5                     | Віт-4                                                               | Віт-3                                  | Віт-2                                  | Віт-1                                  | Віт-0                                  | COMMENT  |
|--------------------|-------------|----------------|-----------------------|-----------------------|---------------------------|---------------------------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------|
| Enhanced Registers |             |                |                       |                       |                           |                                                                     |                                        |                                        |                                        |                                        |          |
| 010                | EFR         | RD/WR          | Auto<br>CTS<br>Enable | Auto<br>RTS<br>Enable | Special<br>Char<br>Select | Enable<br>IER [7:4],<br>ISR [5:4],<br>FCR[5:4],<br>MCR[7:5],<br>DLD | Soft-<br>ware<br>Flow<br>Cntl<br>Bit-3 | Soft-<br>ware<br>Flow<br>Cntl<br>Bit-2 | Soft-<br>ware<br>Flow<br>Cntl<br>Bit-1 | Soft-<br>ware<br>Flow<br>Cntl<br>Bit-0 |          |
| 100                | XON1        | RD/WR          | Bit-7                 | Bit-6                 | Bit-5                     | Bit-4                                                               | Bit-3                                  | Bit-2                                  | Bit-1                                  | Bit-0                                  | LCR=0xBF |
| 101                | XON2        | RD/WR          | Bit-7                 | Bit-6                 | Bit-5                     | Bit-4                                                               | Bit-3                                  | Bit-2                                  | Bit-1                                  | Bit-0                                  |          |
| 110                | XOFF1       | RD/WR          | Bit-7                 | Bit-6                 | Bit-5                     | Bit-4                                                               | Bit-3                                  | Bit-2                                  | Bit-1                                  | Bit-0                                  |          |
| 111                | XOFF2       | RD/WR          | Bit-7                 | Bit-6                 | Bit-5                     | Bit-4                                                               | Bit-3                                  | Bit-2                                  | Bit-1                                  | Bit-0                                  |          |

## 4.0 INTERNAL REGISTER DESCRIPTIONS

### 4.1 Receive Holding Register (RHR) - Read- Only

#### **SEE"RECEIVER" ON PAGE 15.**

#### 4.2 Transmit Holding Register (THR) - Write-Only

## SEE"TRANSMITTER" ON PAGE 13.

## 4.3 Interrupt Enable Register (IER) - Read/Write

The Interrupt Enable Register (IER) masks the interrupts from receive data ready, transmit empty, line status and modem status registers. These interrupts are reported in the Interrupt Status Register (ISR).

## 4.3.1 IER versus Receive FIFO Interrupt Mode Operation

When the receive FIFO (FCR BIT-0 = 1) and receive interrupts (IER BIT-0 = 1) are enabled, the RHR interrupts (see ISR bits 2 and 3) status will reflect the following:

- **A.** The receive data available interrupts are issued to the host when the FIFO has reached the selected trigger level. It will be cleared when the FIFO drops below the selected trigger level.
- **B.** FIFO level will be reflected in the ISR register when the FIFO trigger level is reached. Both the ISR register status bit and the interrupt will be cleared when the FIFO drops below the trigger level.
- **C.** The receive data ready bit (LSR BIT-0) is set as soon as a character is transferred from the shift register to the receive FIFO. It is reset when the FIFO is empty.