# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO

OCTOBER 2013

# **GENERAL DESCRIPTION**

The XR20M1172<sup>1</sup> (M1172) is a high performance two channel universal asynchronous receiver and transmitter (UART) with 64 byte TX and RX FIFOs and a selectable I<sup>2</sup>C/SPI slave interface. The M1172 operates from 1.62 to 3.63 volts. The standard features include 16 selectable TX and RX FIFO trigger levels, automatic hardware (RTS/CTS) and software (Xon/Xoff) flow control, and a complete modem interface. Onboard registers provide the user with operational status and data error flags. An internal loopback capability allows system diagnostics. Additional enhanced features includes a programmable fractional baud rate generator and 8X and 4X sampling rate that allows for a maximum baud rate of 16 Mbps at 3.3V. The M1172 is available in the 32-pin QFN and 28-pin TSSOP packages. The 32pin QFN package has the EN485# and ENIR# pins to allow the UART to power-up in the Auto RS485 mode or the Infrared mode.

Note: 1 Covered by U.S. Patent #5,649,122

#### **APPLICATIONS**

- Portable Appliances
- Battery-Operated Devices
- Cellular Data Devices
- Factory Automation and Process Controls

#### FEATURES

- 1.62 to 3.6 Volt Operation
- Selectable I<sup>2</sup>C/SPI Interface
- SPI clock frequency up to
  - 18 MHz at 3.3 V
  - 16 MHz at 2.5 V
  - 8 MHz at 1.8 V
- Full-featured UART
  - Data rate of up to 16 Mbps at 3.3 V
  - Data rate of up to 12.5 Mbps at 2.5 V
  - Data rate of up to 8 Mbps at 1.8 V
  - Fractional Baud Rate Generator
  - Transmit and Receive FIFOs of 64 bytes
  - 16 Selectable TX and RX FIFO Trigger Levels
  - Automatic Hardware (RTS/CTS) Flow Control
  - Automatic Software (Xon/Xoff) Flow Control
  - Halt and Resume Transmission Control
  - Automatic RS-485 Half-duplex Direction Control Output via RTS#
  - Wireless Infrared (IrDA 1.0 and 1.1) Encoder/ Decoder
  - Automatic sleep mode (< 30 uA at 3.3V)
  - General Purpose I/Os
  - Full modem interface
- Crystal oscillator (up to 24MHz) or external clock (up to 64MHz) input
- 32-QFN and 28-TSSOP packages



FIGURE 1. XR20M1172 BLOCK DIAGRAM

REV. 1.2.0

# XR20M1172 TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### FIGURE 2. PIN OUT ASSIGNMENT



#### ORDERING INFORMATION

| PART NUMBER       | PACKAGE       | OPERATING TEMPERATURE RANGE | DEVICE STATUS |
|-------------------|---------------|-----------------------------|---------------|
| XR20M1172IL32-F   | 32-pin QFN    | -40°C to +85°C              | Active        |
| XR20M1172IL32TR-F | 32-pin QFN    | -40℃ to +85℃                | Active        |
| XR20M1172IG28-F   | 28-Lead TSSOP | -40℃ to +85℃                | Active        |
| XR20M1172IG28TR-F | 28-Lead TSSOP | -40°C to +85°C              | Active        |

NOTE: TR = Tape and Reel, F = Green / RoHS



# **PIN DESCRIPTIONS**

# **Pin Description**

| Nаме            | 32-QFN<br>Pin # | 28-TSSOP<br>Pin# | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |  |
|-----------------|-----------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| I2C (SPI) INTEI | RFACE           |                  | •    |                                                                                                                                                                                                                                                                                                                             |  |
| SO              | 2               | 5                | 0    | SPI data output pin. If SPI configuration is selected then this pin is a three-stateable output pin. If I2C-bus configuration is selected, this pin is undefined and must be left unconnected.                                                                                                                              |  |
| SDA             | 3               | 6                | 0    | I <sup>2</sup> C-bus data input/output (open-drain). If SPI configuration is selected, then this pin is undefined and must be connected to VCC.                                                                                                                                                                             |  |
| RXB             | 4               | 7                | I    | UART Receive Data or Infrared Receive Data. UART receive data input must idle HIGH. Infrared receive data input must idle LOW. If this pin is not used, tie it to VCC or pull it high via a 100k ohm resistor.                                                                                                              |  |
| RXA             | 5               | 8                | I    | UART Receive Data or Infrared Receive Data. UART receive data input must idle HIGH. Infrared receive data input must idle LOW. If this pin is not used, tie it to VCC or pull it high via a 100k ohm resistor.                                                                                                              |  |
| ТХА             | 6               | 9                | 0    | UART Transmit Data or Infrared Encoder Data. In the standard UART<br>Transmit Data mode, the TX signal will be HIGH during reset or idle<br>(no data). In the Infrared mode, the inactive state (no data) for the<br>Infrared encoder/decoder interface is LOW. If ithis pin is not used, it<br>should be left unconnected. |  |
| ТХВ             | 7               | 10               | 0    | UART Transmit Data or Infrared Encoder Data. In the standard UAR<br>Transmit Data mode, the TX signal will be HIGH during reset or idle<br>(no data). In the Infrared mode, the inactive state (no data) for the<br>Infrared encoder/decoder interface is LOW. If ithis pin is not used, it<br>should be left unconnected.  |  |
| XTAL1           | 9               | 11               | I    | Crystal or external clock input.                                                                                                                                                                                                                                                                                            |  |
| XTAL2           | 10              | 12               | 0    | Crystal or buffered clock output.                                                                                                                                                                                                                                                                                           |  |
| GPIO2/CDB#      | 11              | 13               | I/O  | General purpose I/O pin or UART Carrier-Detect. If this pin is an input<br>and is unused, it should be connected to VCC or GND. If this pin is an<br>output and is unused, it should be left unconnected. See IOControl[1]<br>and IODir register.                                                                           |  |
| GND             | 12              | 14               | Pwr  | Power supply common, ground.                                                                                                                                                                                                                                                                                                |  |
| GPIO0/DSRB#     | 13              | 15               | I/O  | General purpose I/O pin or UART Data-Set-Ready. If this pin is an input and is unused, it should be connected to VCC or GND. If this pin is an output and is unused, it should be left unconnected. See IOCon trol[1] and IODir register.                                                                                   |  |
| GPIO3/RIB#      | 14              | 16               | I/O  | General purpose I/O pin or UART Ring-Indicator. If this pin is an input<br>and is unused, it should be connected to VCC or GND. If this pin is an<br>output and is unused, it should be left unconnected. See IOControl[1]<br>and IODir register.                                                                           |  |
| RTSB#           | 15              | 17               | 0    | UART Request-To-Send. This output can be used for Auto RTS Hard-<br>ware Flow Control, Auto RS-485 Half-Duplex direction control or as a<br>general purpose output. If unused, this pin should be left uncon-<br>nected.                                                                                                    |  |

# TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



# **Pin Description**

| NAME        | 32-QFN<br>Pin # | 28-TSSOP<br>Pin# | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |  |
|-------------|-----------------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CTSB#       | 16              | 18               | I    | UART Clear-To-Send. This input can be used for Auto CTS Hardware Flow Control or as a general purpose input. If unused, this pin should be connected to VCC or GND.                                                                                                                                                                                                |  |
| SCL         | 17              | 19               | I    | I <sup>2</sup> C-bus or SPI serial input clock. When the I <sup>2</sup> C-bus interface is selected, the serial clock idles HIGH. When the SPI interface is selected, the serial clock idles LOW.                                                                                                                                                                  |  |
| ENIR#       | 18              | -                | I    | Enable IR Mode (internal pull-up resistor). This pin is sampled upon<br>power-up. If this pin is HIGH, then the TX output and RX input will<br>behave as the UART transmit data output and UART receive data<br>input. If this pin is LOW, then the TX output and RX input will behave<br>as the infrared encoder data output and the infrared receive data input. |  |
| EN485#      | 19              | -                | I    | Enable Auto RS-485 Half-Duplex Mode (internal pull-up resistor). This<br>pin is sampled upon power-up. If this pin is HIGH, then the RTS# out-<br>put can be used for Auto RTS Hardware Flow Control or as a general<br>purpose output. If this pin is LOW, then the RTS# output is the Auto<br>RS-485 Half-Duplex direction control pin.                          |  |
| IRQ#        | 20              | 20               | 0    | Interrupt output (open-drain, active LOW). For proper operation, a pull-up resistor is required on this pin.                                                                                                                                                                                                                                                       |  |
| RTSA#       | 21              | 21               | 0    | UART Request-To-Send. This output can be used for Auto RTS Hard ware Flow Control, Auto RS-485 Half-Duplex direction control or as a general purpose output. If unused, this pin should be left unconnected.                                                                                                                                                       |  |
| GPIO5/DTRA# | 22              | 22               | I/O  | General purpose I/O pin or UART Data-Terminal-Ready. If this pin is<br>an input and is unused, it should be connected to VCC or GND. If this<br>pin is an output and is unused, it should be left unconnected. See<br>IOControl[1] and IODir register.                                                                                                             |  |
| GPIO1/DTRB# | 23              | 23               | I/O  | General purpose I/O pin or UART Data-Terminal-Ready. If this pin is<br>an input and is unused, it should be connected to VCC or GND. If this<br>pin is an output and is unused, it should be left unconnected. See<br>IOControl[1] and IODir register.                                                                                                             |  |
| RESET#      | 24              | 24               | I    | Reset (active LOW) - A longer than 40 ns LOW pulse on this pin will reset the internal registers and all outputs. The UART transmitter output will be idle and the receiver input will be ignored.                                                                                                                                                                 |  |
| CTSA#       | 25              | 25               | I    | UART Clear-To-Send. This input can be used for Auto CTS Hardware<br>Flow Control or as a general purpose input. If unused, this pin should<br>be connected to VCC or GND.                                                                                                                                                                                          |  |
| GPIO4/DSRA# | 26              | 26               | I/O  | General purpose I/O pin or UART Data-Set-Ready. If this pin is an input and is unused, it should be connected to VCC or GND. If this pin is an output and is unused, it should be left unconnected. See IOCon trol[1] and IODir register.                                                                                                                          |  |
| GPIO6/CDA#  | 27              | 27               | I/O  | General purpose I/O pin or UART Carrier-Detect. If this pin is an input<br>and is unused, it should be connected to VCC or GND. If this pin is an<br>output and is unused, it should be left unconnected. See IOControl[1]<br>and IODir register.                                                                                                                  |  |



#### **Pin Description**

| NAME       | 32-QFN<br>Pin # | 28-TSSOP<br>Pin# | Түре | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------------|-----------------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GPIO7/RIA# | 28              | 28               | I/O  | General purpose I/O pin or UART Ring-Indicator. If this pin is an input<br>and is unused, it should be connected to VCC or GND. If this pin is an<br>output and is unused, it should be left unconnected. See IOControl[1]<br>and IODir register.                                                                                                                                                                                                             |  |
| VCC        | 29              | 1                | Pwr  | 1.62V to 3.63V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| A0/CS#     | 30              | 2                | I    | $I^2$ C-bus device address select A0 or SPI chip select. If $I^2$ C-bus configuration is selected, this pin along with the A1 pin allows user to change the device's base address. If SPI configuration is selected, this pin is the SPI chip select pin (Schmitt-trigger, active LOW).                                                                                                                                                                       |  |
| A1/SI      | 31              | 3                | I    | $I^2$ C-bus device address select A1 or SPI data input pin. If $I^2$ C-bus onfiguration is selected, this pin along with A0 pin allows user to change the device's base address. If SPI configuration is selected, this pin is the SPI data input pin.                                                                                                                                                                                                        |  |
| I2C/SPI#   | 32              | 4                | Ι    | I <sup>2</sup> C-bus or SPI interface select. I <sup>2</sup> C-bus interface is selected if this pin is HIGH. SPI interface is selected if this pin is LOW                                                                                                                                                                                                                                                                                                    |  |
| -          | PAD             | -                | Pwr  | The center pad on the backside of the QFN package is metallic and is<br>not electrically connected to anything inside the device. It must be sol-<br>dered on to the PCB and may be optionally connected to GND on the<br>PCB. The thermal pad size on the PCB should be the approximate<br>size of this center pad and should be solder mask defined. The solder<br>mask opening should be at least 0.0025" inwards from the edge of the<br>PCB thermal pad. |  |
| NC         | 1, 8            | -                | -    | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

Pin type: I=Input, O=Output, I/O= Input/output, OD=Output Open Drain.

#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### **1.0 PRODUCT DESCRIPTION**

The XR20M1172 (M1172) integrates a selectable I<sup>2</sup>C/SPI bus interface with an enhanced two-channel Universal Asynchronous Receiver and Transmitter (UART). The configuration registers set is 16550 UART compatible for control, status and data transfer. Additionally, each channel of the M1172 has 64-bytes of transmit and receive FIFOs, automatic RTS/CTS hardware flow control, automatic Xon/Xoff and special character software flow control, programmable transmit and receive FIFO trigger levels, infrared encoder and decoder (IrDA 1.0 and 1.1), programmable fractional baud rate generator with a prescaler of divide by 1 or 4, and data rate up to 16 Mbps with 4X sampling clock rate. The XR20M1172 is a 1.62V to 3.63V device. The M1172 is fabricated with an advanced CMOS process.

#### **Enhanced Features**

The M1172 UART provides a solution that supports 64 bytes of transmit and receive FIFO memory, instead of 16 bytes in the industry standard 16C550. The M1172 is designed to work with low supply voltage and high performance data communication systems, that require fast data processing time. Increased performance is realized in the M1172 by the larger transmit and receive FIFOs, FIFO trigger level control and automatic flow control mechanism. This allows the external processor to handle more networking tasks within a given time. For example, the 16C550 with a 16 byte FIFO, unloads 16 bytes of receive data in 1.53 ms (This example uses a character length of 11 bits, including start/stop bits at 115.2 Kbps). This means the external CPU will have to service the receive FIFO at 1.53 ms intervals. However with the 64 byte FIFO in the M1172, the data buffer will not require unloading/loading for 6.1 ms. This increases the service interval giving the external CPU additional time for other applications and reducing the overall UART interrupt servicing time. In addition, the programmable FIFO level trigger interrupt and automatic hardware/software flow control is uniquely provided for maximum data throughput performance especially when operating in a multi-channel system. The combination of the above greatly reduces the CPU's bandwidth requirement, increases performance, and reduces power consumption.

The M1172 supports a half-duplex output direction control signaling pin, RTS#, to enable and disable the external RS-485 transceiver operation. It automatically switches the logic state of the output pin to the receive state after the last stop-bit of the last character has been shifted out of the transmitter. After receiving, the logic state of the output pin switches back to the transmit state when a data byte is loaded in the transmitter. The auto RS-485 direction control pin is not activated after reset. To activate the direction control function, user has to set EFCR bit-4 to "1". This pin is HIGH for receive state and LOW for transmit state. The polarity of the RTS# pin can be inverted via EFCR bit-5.

#### Data Rate

The M1172 is capable of operation up to 16 Mbps at 3.3V with 4X internal sampling clock rate, 8 Mbps at 3.3V with 8X sampling clock rate, and 4 Mbps at 3.3V with 16X internal sampling clock rate. The device can operate with an external 24 MHz crystal on pins XTAL1 and XTAL2, or external clock source of up to 64 MHz on XTAL1 pin. With a typical crystal of 14.7456 MHz and through a software option, the user can set the prescaler bit for data rates of up to 3.68 Mbps.

The rich feature set of the M1172 is available through the internal registers. Automatic hardware/software flow control, programmable transmit and receive FIFO trigger levels, programmable TX and RX baud rates, infrared encoder/decoder interface, modem interface controls, and a sleep mode are all standard features.

Following a power on reset or an external reset, the M1172 is software compatible with previous generation of UARTs, 16C450, 16C550 and 16C2550.



## 2.0 FUNCTIONAL DESCRIPTIONS

#### 2.1 CPU Interface

The M1172 can operate with either an  $I^2$ C-bus interface or an SPI interface. The CPU interface is selected via the I2C/SPI# input pin.

#### 2.1.1 I<sup>2</sup>C-bus Interface

The I<sup>2</sup>C-bus interface is compliant with the Standard-mode and Fast-mode I<sup>2</sup>C-bus specifications. The I<sup>2</sup>Cbus interface consists of two lines: serial data (SDA) and serial clock (SCL). In the Standard-mode, the serial clock and serial data can go up to 100 kbps and in the Fast-mode, the serial clock and serial data can go up to 400 kbps. The first byte sent by an I<sup>2</sup>C-bus master contains a start bit (SDA transition from HIGH to LOW when SCL is HIGH), 7-bit slave address and whether it is a read or write transaction. The next byte is the subaddress that contains the address of the register to access. The M1172 responds to each write with an acknowledge (SDA driven LOW by M1172 for one clock cycle when SCL is HIGH). If the TX FIFO is full, the M1172 will respond with a negative acknowledge (SDA driven HIGH by M1172 for one clock cycle when SCL is HIGH) when the CPU tries to write to the TX FIFO. The last byte sent by an I<sup>2</sup>C-bus master is a stop bit (SDA transition from LOW to HIGH when SCL is HIGH). See Figures 3 - 5 below. For complete details, see the I<sup>2</sup>C-bus specifications.



FIGURE 3. I<sup>2</sup>C START AND STOP CONDITIONS

# FIGURE 4. MASTER WRITES TO SLAVE (M1172)



#### FIGURE 5. MASTER READS FROM SLAVE (M1172)







# FIGURE 6. I<sup>2</sup>C DATA FORMATS





# 2.1.1.1 I<sup>2</sup>C-bus Addressing

There could be many devices on the  $l^2$ C-bus. To distinguish itself from the other devices on the  $l^2$ C-bus, there are eight possible slave addresses that can be selected for the M1172 using the A1 and A0 address lines. Table 1 below shows the different addresses that can be selected. Note that there are two different ways to select each I2C address.

| A1  | <b>A</b> 0 | I <sup>2</sup> C Address |  |  |  |
|-----|------------|--------------------------|--|--|--|
| VCC | VCC        | 0x60 (0110 000X)         |  |  |  |
| VCC | GND        | 0x62 (0110 001X)         |  |  |  |
| VCC | SCL        | 0x64 (0110 010X)         |  |  |  |
| VCC | SDA        | 0x66 (0110 011X)         |  |  |  |
| GND | VCC        | 0x68 (0110 100X)         |  |  |  |
| GND | GND        | 0x6A (0110 101X)         |  |  |  |
| GND | SCL        | 0x6C (0110 110X)         |  |  |  |
| GND | SDA        | 0x6E (0110 111X)         |  |  |  |
| SCL | VCC        | 0x60 (0110 000X)         |  |  |  |
| SCL | GND        | 0x62 (0110 001X)         |  |  |  |
| SCL | SCL        | 0x64 (0110 010X)         |  |  |  |
| SCL | SDA        | 0x66 (0110 011X)         |  |  |  |
| SDA | VCC        | 0x68 (0110 100X)         |  |  |  |
| SDA | GND        | 0x6A (0110 101X)         |  |  |  |
| SDA | SCL        | 0x6C (0110 110X)         |  |  |  |
| SDA | SDA        | 0x6E (0110 111X)         |  |  |  |

# TABLE 1: XR20M1172 I<sup>2</sup>C ADDRESS MAP

An  $I^2C$  sub-address is sent by the  $I^2C$  master following the slave address. The sub-address contains the UART register address being accessed. A read or write transaction is determined by bit-0 of the slave address (HIGH = Read, LOW = Write). Table 2 below lists the functions of the bits in the  $I^2C$  sub-address.

| Віт | FUNCTION                                                                                           |
|-----|----------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                                                           |
| 6:3 | UART Internal Register Address A3:A0                                                               |
| 2:1 | UART Channel Select<br>'00' = UART Channel A<br>'01' = UART Channel B<br>other values are reserved |
| 0   | Reserved                                                                                           |

After the last read or write transaction, the I<sup>2</sup>C-bus master will set the SCL signal back to its idle state (HIGH).





#### 2.1.2 SPI Bus Interface

The SPI interface consists of four lines: serial clock (SCL), chip select (CS#), slave output (SO) and slave input (SI). The serial clock, slave output and slave input can be as fast as 18 MHz at 3.3V. To access the device in the SPI mode, the CS# signal for the M1172 is asserted by the SPI master, then the SPI master starts toggling the SCL signal with the appropriate transaction information. The first bit sent by the SPI master includes whether it is a read or write transaction and the UART register being accessed. See Table 3 below.

| Віт | FUNCTION                                                                                           |
|-----|----------------------------------------------------------------------------------------------------|
| 7   | Read/Write#<br>Logic 1 = Read<br>Logic 0 = Write                                                   |
| 6:3 | UART Internal Register Address A3:A0                                                               |
| 2:1 | UART Channel Select<br>'00' = UART Channel A<br>'01' = UART Channel B<br>Other values are reserved |
| 0   | Reserved                                                                                           |

#### TABLE 3: SPI FIRST BYTE FORMAT

#### FIGURE 7. SPI WRITE



#### FIGURE 8. SPI READ





TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO

The 64 byte TX FIFO can be loaded with data or 64 byte RX FIFO data can be unloaded in one SPI write or read sequence.

#### FIGURE 9. SPI FIFO WRITE



#### FIGURE 10. SPI FIFO READ



After the last read or write transaction, the SPI master will set the SCL signal back to its idle state (LOW).

#### 2.2 Device Reset

The RESET# input resets the internal registers and the serial interface outputs in the UART to its default state (see Table 16). An active low pulse of longer than 40 ns duration will be required to activate the reset function in the device.

#### 2.3 Internal Registers

The M1172 has a set of enhanced registers for control, monitoring and data loading and unloading. The configuration register set is compatible to the industry standard ST16C550. These registers function as data holding registers (THR/RHR), interrupt status and control registers (ISR/IER), a FIFO control register (FCR), receive line status and control registers (LSR/LCR), modem status and control registers (MSR/MCR), programmable data rate (clock) divisor registers (DLL/DLM/DLD), and a user accessible Scratchpad Register (SPR).

Beyond the general 16C550 features and capabilities, the M1172 offers enhanced feature registers (EFR, Xon/ Xoff 1, Xon/Xoff 2, TCR, TLR, TXLVL, RXLVL, IODir, IOState, IOIntEna, IOControl, EFCR and DLD) that provide automatic RTS and CTS hardware flow control, Xon/Xoff software flow control, automatic RS-485 halfduplex direction output enable/disable, TX and RX FIFO level counters, and programmable FIFO trigger level control. For complete details, see "Section 3.0, UART Internal Registers" on page 25.

#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### 2.4 IRQ# Output

The IRQ# interrupt output changes according to the operating mode and enhanced features setup. Table 4 and 5 summarize the operating behavior for the transmitter and receiver. Also see Figures 21 through 35.

#### TABLE 4: IRQ# PIN OPERATION FOR TRANSMITTER

|          | Auto RS485<br>Mode | FCR BIT-0 = 0<br>(Non-FIFO Mode)                | FCR Bit-0 = 1<br>(FIFO Mode)                                                           |
|----------|--------------------|-------------------------------------------------|----------------------------------------------------------------------------------------|
| IRQ# Pin | NO                 | HIGH = a byte in THR<br>LOW = THR empty         | HIGH = FIFO above trigger level<br>LOW = FIFO below trigger level or FIFO empty        |
| IRQ# Pin | YES                | HIGH = a byte in THR<br>LOW = transmitter empty | HIGH = FIFO above trigger level<br>LOW = FIFO below trigger level or transmitter empty |

#### TABLE 5: IRQ# PIN OPERATION FOR RECEIVER

|          | FCR BIT-0 = 0<br>(Non-FIFO Mode) | FCR Bit-0 = 1<br>(FIFO Mode)                                      |
|----------|----------------------------------|-------------------------------------------------------------------|
| IRQ# Pin |                                  | HIGH = FIFO below trigger level<br>LOW = FIFO above trigger level |

The Non-FIFO mode is enabled by default for 16450 compatibility. For normal operation, the FIFO mode must be enabled.



#### 2.5 Crystal Oscillator or External Clock Input

The M1172 includes an on-chip oscillator (XTAL1 and XTAL2) to produce a clock for both UART sections in the device. The CPU data bus does not require this clock for bus operation. The crystal oscillator provides a system clock to the Baud Rate Generators (BRG) section found in each of the UART. XTAL1 is the input to the oscillator or external clock buffer input with XTAL2 pin being the output. Please note that the input XTAL1 is not 5V tolerant and so the maximum at the pin should be VCC. For programming details, see ""Section 2.6, Programmable Baud Rate Generator with Fractional Divisor" on page 13."





The on-chip oscillator is designed to use an industry standard microprocessor crystal (parallel resonant, fundamental frequency with 10-22 pF capacitance load, ESR of 20-120 ohms and 100 ppm frequency tolerance) connected externally between the XTAL1 and XTAL2 pins (see Figure 11). The programmable Baud Rate Generator is capable of operating with a crystal oscillator frequency of up to 24 MHz. However, with an external clock input on XTAL1 pin, it can extend its operation up to 64 MHz (16 Mbps serial data rate) at 3.3V with an 4X sampling rate. For further reading on the oscillator circuit please see the Application Note DAN108 on the EXAR web site at http://www.exar.com.

# 2.6 Programmable Baud Rate Generator with Fractional Divisor

Each UART has its own Baud Rate Generator (BRG) with a prescaler for the transmitter and receiver. The prescaler is controlled by a software bit in the MCR register. The MCR register bit-7 sets the prescaler to divide the input crystal or external clock by 1 or 4. The output of the prescaler clocks to the BRG. The BRG further divides this clock by a programmable divisor between 1 and  $(2^{16} - 0.0625)$  in increments of 0.0625 (1/16) to obtain a 16X, 8X or 4X sampling clock of the serial data rate. The sampling clock is used by the transmitter for data bit shifting and receiver for data sampling. The BRG divisor (DLL, DLM and DLD registers) defaults to the value of '1' (DLL = 0x01, DLM = 0x00 and DLD = 0x00) upon reset. Therefore, the BRG must be programmed during initialization to the operating data rate. The DLL and DLM registers provide the integer part of the divisor and the DLD register provides the fractional part of the divisor. The four lower bits of the DLD are used to select a value from 0 (for setting 0000) to 0.9375 or 15/16 (for setting 1111). Programming the Baud Rate Generator Registers DLL, DLM and DLD provides the capability for selecting the operating data rate. Table 6 shows the standard data rates available with a 24MHz crystal or external clock at 16X clock rate. If the pre-scaler is used (MCR bit-7 = 1), the output data rate will be 4 times less than that shown in Table 6. At 8X sampling rate, these data rates would quadruple. Also, when using 8X sampling mode, the bit time will have a jitter of  $\pm 1/16$  whenever the DLD is non-zero and is an odd number.



#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO

When using 4X sampling mode, the bit time will have a jitter of  $\pm$  1/8 whenever DLD is non-zero, odd and not a multiple of 4. When using a non-standard data rate crystal or external clock, the divisor value can be calculated with the following equation(s):

```
Required Divisor (decimal)=(XTAL1 clock frequency / prescaler) /(serial data rate x 16), with 16X mode, DLD[5:4]='00'
Required Divisor (decimal)= (XTAL1 clock frequency / prescaler / (serial data rate x 8), with 8X mode, DLD[5:4] = '01'
Required Divisor (decimal)= (XTAL1 clock frequency / prescaler / (serial data rate x 4), with 4X mode, DLD[5:4] = '10'
```

The closest divisor that is obtainable in the M1172 can be calculated using the following formula:

ROUND( (Required Divisor - TRUNC(Required Divisor) )\*16)/16 + TRUNC(Required Divisor), where DLM = TRUNC(Required Divisor) >> 8 DLL = TRUNC(Required Divisor) & 0xFF DLD = ROUND( (Required Divisor-TRUNC(Required Divisor) )\*16)

In the formulas above, please note that:

TRUNC (N) = Integer Part of N. For example, TRUNC (5.6) = 5.

ROUND (N) = N rounded towards the closest integer. For example, ROUND (7.3) = 7 and ROUND (9.9) = 10. A >> B indicates right shifting the value 'A' by 'B' number of bits. For example, 0x78A3 >> 8 = 0x0078.

## FIGURE 12. BAUD RATE GENERATOR





#### TABLE 6: TYPICAL DATA RATES WITH A 24 MHZ CRYSTAL OR EXTERNAL CLOCK AT 16X SAMPLING

| Required<br>Output Data<br>Rate | DIVISOR FOR<br>16x Clock<br>(Decimal) | Divisor<br>Obtainable in<br>M1172 | DLM PROGRAM<br>VALUE (HEX) | DLL PROGRAM<br>VALUE (HEX) | DLD PROGRAM<br>VALUE (HEX) | DATA ERROR<br>RATE (%) |
|---------------------------------|---------------------------------------|-----------------------------------|----------------------------|----------------------------|----------------------------|------------------------|
| 400                             | 3750                                  | 3750                              | E                          | A6                         | 0                          | 0                      |
| 2400                            | 625                                   | 625                               | 2                          | 71                         | 0                          | 0                      |
| 4800                            | 312.5                                 | 312 8/16                          | 1                          | 38                         | 8                          | 0                      |
| 9600                            | 156.25                                | 156 4/16                          | 0                          | 9C                         | 4                          | 0                      |
| 10000                           | 150                                   | 150                               | 0                          | 96                         | 0                          | 0                      |
| 19200                           | 78.125                                | 78 2/16                           | 0                          | 4E                         | 2                          | 0                      |
| 25000                           | 60                                    | 60                                | 0                          | 3C                         | 0                          | 0                      |
| 28800                           | 52.0833                               | 52 1/16                           | 0                          | 34                         | 1                          | 0.04                   |
| 38400                           | 39.0625                               | 39 1/16                           | 0                          | 27                         | 1                          | 0                      |
| 50000                           | 30                                    | 30                                | 0                          | 1E                         | 0                          | 0                      |
| 57600                           | 26.0417                               | 26 1/16                           | 0                          | 1A                         | 1                          | 0.08                   |
| 75000                           | 20                                    | 20                                | 0                          | 14                         | 0                          | 0                      |
| 100000                          | 15                                    | 15                                | 0                          | F                          | 0                          | 0                      |
| 115200                          | 13.0208                               | 13                                | 0                          | D                          | 0                          | 0.16                   |
| 153600                          | 9.7656                                | 9 12/16                           | 0                          | 9                          | С                          | 0.16                   |
| 200000                          | 7.5                                   | 7 8/16                            | 0                          | 7                          | 8                          | 0                      |
| 225000                          | 6.6667                                | 6 11/16                           | 0                          | 6                          | В                          | 0.31                   |
| 230400                          | 6.5104                                | 6 8/16                            | 0                          | 6                          | 8                          | 0.16                   |
| 250000                          | 6                                     | 6                                 | 0                          | 6                          | 0                          | 0                      |
| 300000                          | 5                                     | 5                                 | 0                          | 5                          | 0                          | 0                      |
| 400000                          | 3.75                                  | 3 12/16                           | 0                          | 3                          | С                          | 0                      |
| 460800                          | 3.2552                                | 3 4/16                            | 0                          | 3                          | 4                          | 0.16                   |
| 500000                          | 3                                     | 3                                 | 0                          | 3                          | 0                          | 0                      |
| 750000                          | 2                                     | 2                                 | 0                          | 2                          | 0                          | 0                      |
| 921600                          | 1.6276                                | 1 10/16                           | 0                          | 1                          | A                          | 0.16                   |
| 1000000                         | 1.5                                   | 1 8/16                            | 0                          | 1                          | 8                          | 0                      |

#### 2.7 Transmitter

The transmitter section comprises of an 8-bit Transmit Shift Register (TSR) and 64 bytes of FIFO which includes a byte-wide Transmit Holding Register (THR). TSR shifts out every data bit with the 16X/8X/4X internal clock. A bit time is 16 (8 if 8X or 4 if 4X) clock periods (see DLD[5:4]). The transmitter sends the startbit followed by the number of data bits, inserts the proper parity-bit if enabled, and adds the stop-bit(s). The status of the FIFO and TSR are reported in the Line Status Register (LSR[6:5]).





# 2.7.1 Transmit Holding Register (THR) - Write Only

The transmit holding register is an 8-bit register providing a data interface to the host processor. The host writes transmit data byte to the THR to be converted into a serial data stream including start-bit, data bits, parity-bit and stop-bit(s). The least-significant-bit (Bit-0) becomes first data bit to go out. The THR is the input register to the transmit FIFO of 64 bytes when FIFO operation is enabled by FCR bit-0. Every time a write operation is made to the THR, the FIFO data pointer is automatically bumped to the next sequential data location.

#### 2.7.2 Transmitter Operation in non-FIFO Mode

The host loads transmit data to THR one character at a time. The THR empty flag (LSR bit-5) is set when the data byte is transferred to TSR. THR flag can generate a transmit empty interrupt (ISR bit-1) when it is enabled by IER bit-1. The TSR flag (LSR bit-6) is set when TSR becomes completely empty. The Non-FIFO Mode is enabled by default for 16450 compatibility. For normal operation, the FIFO Mode must be enabled.





# 2.7.3 Transmitter Operation in FIFO Mode

The host may fill the transmit FIFO with up to 64 bytes of transmit data. The THR empty flag (LSR bit-5) is set whenever the FIFO is empty. The THR empty flag can generate a transmit empty interrupt (ISR bit-1) when the amount of data in the FIFO falls below its programmed trigger level. The transmit empty interrupt is enabled by IER bit-1. The TSR flag (LSR bit-6) is set when TSR/FIFO becomes empty.







#### 2.8 Receiver

The receiver section contains an 8-bit Receive Shift Register (RSR) and 64 bytes of FIFO which includes a byte-wide Receive Holding Register (RHR). The RSR uses the 16X/8X/4X clock (DLD [5:4]) for timing. It verifies and validates every bit on the incoming character in the middle of each data bit. On the falling edge of a start or false start bit, an internal receiver counter starts counting at the 16X/8X/4X clock rate. After 8 clocks (or 4 if 8X or 2 if 4X) the start bit period should be at the center of the start bit. At this time the start bit is sampled and if it is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver from assembling a false character. The rest of the data bits and stop bits are sampled and validated in this same manner to prevent false framing. If there were any error(s), they are reported in the LSR register bits 2-4. Upon unloading the receive data byte from RHR, the receive FIFO pointer is bumped and the error tags are immediately updated to reflect the status of the data byte in RHR register. RHR can generate a receive data elivery to the host is guaranteed by a receive data ready time-out interrupt when data is not received for 4 word lengths as defined by LCR[1:0] plus 12 bits time. This is equivalent to 3.7-4.6 character times. The RHR interrupt is enabled by IER bit-0.

#### 2.8.1 Receive Holding Register (RHR) - Read-Only

The Receive Holding Register is an 8-bit register that holds a receive data byte from the Receive Shift Register. It provides the receive data interface to the host processor. The RHR register is part of the receive FIFO of 64 bytes by 11-bits wide, the 3 extra bits are for the 3 error tags to be reported in LSR register. When the FIFO is enabled by FCR bit-0, the RHR contains the first data character received by the FIFO. After the RHR is read, the next character byte is loaded into the RHR and the errors associated with the current data byte are immediately updated in the LSR bits 2-4.





The Non-FIFO mode is enabled by default for 16450 compatibility. For normal operation, the FIFO Mode must be enabled.





#### FIGURE 16. RECEIVER OPERATION IN FIFO AND AUTO RTS FLOW CONTROL MODE

#### 2.9 Auto RTS (Hardware) Flow Control

Automatic RTS hardware flow control is used to prevent data overrun to the local receiver FIFO. The RTS# output is used to request remote unit to suspend/resume data transmission. The auto RTS flow control features is enabled to fit specific application requirement (see Figure 17):

- Enable auto RTS flow control using EFR bit-6.
- The auto RTS function must be started by asserting RTS# output pin (MCR bit-1 to logic 1 after it is enabled).

If using the Auto RTS interrupt:

• Enable RTS interrupt through IER bit-6 (after setting EFR bit-4). The UART issues an interrupt when the RTS# pin makes a transition from low to high: ISR bit-5 will be set to logic 1.

#### 2.10 Auto RTS Halt and Resume

The RTS# pin will not be forced HIGH (RTS off) until the receive FIFO reaches the Halt Level (TCR[3:0]). The RTS# pin will return LOW after the RX FIFO is unloaded to the Resume Level (TCR[7:4]). Under these conditions, the M1172 will continue to accept data if the remote UART continues to transmit data. It is the responsibility of the user to ensure that the Halt Level is greater than the Resume Level. If interrupts are used, it is recommended that Halt Level > RX Trigger Level > Resume Level. The Auto RTS function is initiated when the RTS# output pin is asserted LOW (RTS On).

#### 2.11 Auto CTS Flow Control

Automatic CTS flow control is used to prevent data overrun to the remote receiver FIFO. The CTS# input is monitored to suspend/restart the local transmitter. The auto CTS flow control feature is selected to fit specific application requirement (see Figure 17):

• Enable auto CTS flow control using EFR bit-7.

If using the Auto CTS interrupt:

• Enable CTS interrupt through IER bit-7 (after setting EFR bit-4). The UART issues an interrupt when the CTS# pin is de-asserted (HIGH): ISR bit-5 will be set to 1, and UART will suspend transmission as soon as



TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO

the stop bit of the character in process is shifted out. Transmission is resumed after the CTS# input is reasserted (LOW), indicating more data may be sent.





mit shift register (8). When receive FIFO data in UARTA is unloaded to match the lower threshold of RTS delay (9), UARTA re-asserts RTSA# (10), CTSB# recognizes the change (11) and restarts its transmitter and data flow again until next receive FIFO trigger (12). This same event applies to the reverse direction when UARTA sends data to UARTB with RTSB# and CTSA# controlling the data flow.

# TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### 2.12 Auto Xon/Xoff (Software) Flow Control

When software flow control is enabled (See Table 15), the M1172 compares one or two sequential receive data characters with the programmed Xon or Xoff-1,2 character value(s). If receive character(s) (RX) match the programmed values, the M1172 will halt transmission (TX) as soon as the current character has completed transmission. When a match occurs, the Xoff (if enabled via IER bit-5) flag will be set and the interrupt output pin will be activated. Following a suspension due to a match of the Xoff character, the M1172 will monitor the receive data stream for a match to the Xon-1,2 character. If a match is found, the M1172 will resume operation and clear the flags (ISR bit-4).

Reset initially sets the contents of the Xon/Xoff 8-bit flow control registers to 0x00. Following reset the user can write any Xon/Xoff value desired for software flow control. Different conditions can be set to detect Xon/Xoff characters (See Table 15) and suspend/resume transmissions. When double 8-bit Xon/Xoff characters are selected, the M1172 compares two consecutive receive characters with two software flow control 8-bit values (Xon1, Xon2, Xoff1, Xoff2) and controls TX transmissions accordingly. Under the above described flow control mechanisms, flow control characters are not placed (stacked) in the user accessible RX data buffer or FIFO.

In the event that the receive buffer is overfilling and flow control needs to be executed, the M1172 automatically sends the Xoff-1,2 via the serial TX output to the remote modem when the RX FIFO reaches the Halt Level (TCR[3:0]). To clear this condition, the M1172 will transmit the programmed Xon-1,2 characters as soon as RX FIFO falls down to the Resume Level.

#### 2.13 Special Character Detect

A special character detect feature is provided to detect an 8-bit character when bit-5 is set in the Enhanced Feature Register (EFR). When this character (Xoff2) is detected, it will be placed in the FIFO along with normal incoming RX data.

The M1172 compares each incoming receive character with Xoff-2 data. If a match exists, the received data will be transferred to FIFO and ISR bit-4 will be set to indicate detection of special character. Although the Internal Register Table shows Xon, Xoff Registers with eight bits of character information, the actual number of bits is dependent on the programmed word length. Line Control Register (LCR) bits 0-1 defines the number of character bits, i.e., either 5 bits, 6 bits, 7 bits, or 8 bits. The word length selected by LCR bits 0-1 also determines the number of bits that will be used for the special character comparison.

# 2.14 Auto RS485 Half-duplex Control

The auto RS485 half-duplex direction control changes the behavior of the transmitter when enabled by EFCR bit-4. It also changes the behavior of the transmit empty interrupt (see Table 4). When idle, the auto RS485 half-duplex direction control signal (RTS#) is HIGH for receive mode. When data is loaded into the THR for transmission, the RTS# output is automatically asserted LOW prior to sending the data. After the last stop bit of the last character that has been transmitted, the RTS# signal is automatically de-asserted. This helps in turning around the transceiver to receive the remote station's response. When the host is ready to transmit next polling data packet, it only has to load data bytes to the transmit FIFO. The transmitter automatically re-asserts RTS# (LOW) output prior to sending the data. The polarity of the RTS# output pin can be inverted by setting EFCR[5] = 1.

# 2.14.1 Normal Multidrop Mode

Normal multidrop mode is enabled when EFCR bit-0 = 1 and EFR bit-5 = 0 (Special Character Detect disabled). The receiver is set to Force Parity 0 (LCR[5:3] = '111') in order to detect address bytes.

With the receiver initially disabled, it ignores all the data bytes (parity bit = 0) until an address byte is received (parity bit = 1). This address byte will cause the UART to set the parity error. The UART will generate an LSR interrupt and place the address byte in the RX FIFO. The software then examines the byte and enables the receiver if the address matches its slave address, otherwise, it does not enable the receiver.

If the receiver has been enabled, the receiver will receive the subsequent data. If an address byte is received, it will generate an LSR interrupt. The software again examines the byte and If the address matches its slave addres, it does not have to anything. If the address does not match its slave address, then the receiver should be disabled.



#### 2.14.2 Auto Address Detection

Auto address detection mode is enabled when EFCR bit-0 = 1 and EFR bit-5 = 1. The desired slave address will need to be written into the XOFF2 register. The receiver will try to detect an address byte that matches the porgrammed character in the XOFF2 register. If the received byte is a data byte or an address byte that does not match the programmed character in the XOFF2 register, the receiver will discard these data. Upon receiving an address byte that matches the XOFF2 character, the receiver will be automatically enabled if not already enabled, and the address character is pushed into the RX FIFO along with the parity bit (in place of the parity error bit). The receiver also generates an LSR interrupt. The receiver will then receive the subsequent data. If another address byte is received and this address does not match the programmed XOFF2 character, then the receiver will automatically be disabled and the address byte is ignored. If the address byte matches XOFF2, the receiver will put this byte in the RX FIFO along with the parity bit in the parity error bit.

#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### 2.15 Infrared Mode

The M1172 UART includes the infrared encoder and decoder compatible to the IrDA (Infrared Data Association) version 1.0 and 1.1. The IrDA 1.0 standard that stipulates the infrared encoder sends out a 3/16 of a bit wide HIGH-pulse for each "0" bit in the transmit data stream with a data rate up to 115.2 Kbps. For the IrDA 1.1 standard, the infrared encoder sends out a 1/4 of a bit time wide HIGH-pulse for each "0" bit in the transmit data stream with a data rate up to 1.15.2 Kbps. For the transmit data stream with a data rate up to 1.152 Mbps. This signal encoding reduces the on-time of the infrared LED, hence reduces the power consumption. See Figure 18 below.

The infrared encoder and decoder are enabled by setting MCR register bit-6 to a '1'. With this bit enabled, the infrared encoder and decoder is compatible to the IrDA 1.0 standard. For the infrared encoder and decoder to be compatible to the IrDA 1.1 standard, EFCR bit-7 will also need to be set to a '1'. When the infrared feature is enabled, the transmit data output, TX, idles LOW. Likewise, the RX input also idles LOW, see Figure 18.

The wireless infrared decoder receives the input pulse from the infrared sensing diode on the RX pin. Each time it senses a light pulse, it returns a logic 1 to the data bit stream.

The UART can be in the infrared mode upon power-up if the ENIR# pin is LOW. After power-up, the infrared mode can be controlled via MCR bit-6.



FIGURE 18. INFRARED TRANSMIT DATA ENCODING AND RECEIVE DATA DECODING



#### 2.16 Sleep Mode with Auto Wake-Up

The M1172 supports low voltage system designs, hence, a sleep mode is included to reduce its power consumption when the chip is not actively used.

All of these conditions must be satisfied for both channels of the M1172 to enter sleep mode:

- no interrupts pending (ISR bit-0 = 1)
- sleep mode of both channels are enabled (IER bit-4 = 1)
- modem inputs are not toggling (MSR bits 0-3 = 0)
- RX input pin is idling HIGH

The M1172 stops its crystal oscillator to conserve power in the sleep mode. User can check the XTAL2 pin for no clock output as an indication that the device has entered the sleep mode.

The M1172 resumes normal operation by any of the following:

- a receive data start bit transition (HIGH to LOW)
- a data byte is loaded to the transmitter, THR or FIFO
- a change of logic state on any of the modem or general purpose serial inputs: CTS#, DSR#, CD#, RI#

If the M1172 is awakened by any one of the above conditions, it will return to the sleep mode automatically after all interrupting conditions have been serviced and cleared. If the M1172 is awakened by the modem inputs, a read to the MSR is required to reset the modem inputs. In any case, the sleep mode will not be entered while an interrupt is pending. The M1172 will stay in the sleep mode of operation until it is disabled by setting IER bit-4 to a logic 0.

If the serial clock, serial data, and modem input lines remain steady when the M1172 is in sleep mode, the maximum current will be in the microamp range as specified in the DC Electrical Characteristics on page 43.

A word of caution: owing to the starting up delay of the crystal oscillator after waking up from sleep mode, the first few receive characters may be lost. The number of characters lost during the restart also depends on your operating data rate. More characters are lost when operating at higher data rate. Also, it is important to keep RX input idling HIGH or "marking" condition during sleep mode to avoid receiving a "break" condition upon the restart. This may occur when the external interface transceivers (RS-232, RS-485 or another type) are also put to sleep mode and cannot maintain the "marking" condition. To avoid this, the designer can use a 47k-100k ohm pull-up resistor on the RX input pin.

#### TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO



#### 2.17 Internal Loopback

The M1172 UART provides an internal loopback capability for system diagnostic purposes. The internal loopback mode is enabled by setting MCR register bit-4 to logic 1. All regular UART functions operate normally. **Figure 19** shows how the modem port signals are re-configured. Transmit data from the transmit shift register output is internally routed to the receive shift register input allowing the system to receive the same data that it was sending. The TX, RTS# and DTR# pins are held while the CTS#, DSR# CD# and RI# inputs are ignored. Caution: the RX input pin must be held HIGH during loopback test else upon exiting the loopback test the UART may detect and report a false "break" signal. Also, Auto RTS/CTS flow control is not supported during internal loopback.



#### FIGURE 19. INTERNAL LOOP BACK



#### 3.0 UART INTERNAL REGISTERS

The complete register set is shown below in Table 7 and Table 8.

# TABLE 7: UART INTERNAL REGISTER ADDRESSES

| ADDRESS                     | REGISTER                                                                     | READ/WRITE              | COMMENTS                              |  |  |  |
|-----------------------------|------------------------------------------------------------------------------|-------------------------|---------------------------------------|--|--|--|
| 16C550 COMPATIBLE REGISTERS |                                                                              |                         |                                       |  |  |  |
| 0X00                        | RHR - Receive Holding RegisterRead-orTHR - Transmit Holding RegisterWrite-or |                         | LCR[7] = 0                            |  |  |  |
| 0X00                        | DLL - Divisor LSB                                                            | Read/Write              | LCR[7] = 1, LCR ≠ 0xBF                |  |  |  |
| 0X01                        | DLM - Divisor MSB                                                            | Read/Write              | $LOn[7] = 1, LOn \neq 0.001$          |  |  |  |
| 0X02                        | DLD - Divisor Fractional                                                     | Read/Write              | LCR[7] = 1, LCR ≠ 0xBF,<br>EFR[4] = 1 |  |  |  |
| 0X01                        | IER - Interrupt Enable Register                                              | Read/Write              |                                       |  |  |  |
| 0X02                        | ISR - Interrupt Status Register<br>FCR - FIFO Control Register               | Read-only<br>Write-only | LCR[7] = 0                            |  |  |  |
| 0X03                        | LCR - Line Control Register                                                  | Read/Write              |                                       |  |  |  |
| 0X04                        | MCR - Modem Control Register                                                 | Read/Write              | LCR ≠ 0xBF                            |  |  |  |
| 0X05                        | LSR - Line Status Register                                                   | Read-only               |                                       |  |  |  |
| 0X06                        | MSR - Modem Status Register                                                  | Read-only               | See Table 12                          |  |  |  |
| 0X07                        | SPR - Scratch Pad Register                                                   | Read/Write              | See Table 13                          |  |  |  |
| 0X06                        | TCR - Transmission Control Register                                          | Read/Write              | See Table 12                          |  |  |  |
| 0X07                        | TLR - Trigger Level Register                                                 | Read/Write              | See Table 13                          |  |  |  |
| 0X08                        | TXLVL - Transmit FIFO Level                                                  | Read-only               |                                       |  |  |  |
| 0x09                        | RXLVL - Receive FIFO Level                                                   | Read-only               |                                       |  |  |  |
| 0x0A                        | IODir - GPIO Direction Control Register                                      | Read/Write              |                                       |  |  |  |
| 0x0B                        | IOState - GPIO State Register                                                | Read/Write              | LCR[7] = 0                            |  |  |  |
| 0x0C                        | IOIntEna - GPIO Interrupt Enable Register                                    | Read/Write              |                                       |  |  |  |
| 0x0D                        | Reserved                                                                     | -                       |                                       |  |  |  |
| 0x0E                        | IOControl - GPIO Control Register                                            | Read/Write              |                                       |  |  |  |
| 0x0F                        | EFCR - Extra Features Control Register                                       | Read/Write              |                                       |  |  |  |
| 0x02                        | EFR - Enhanced Function Register                                             | Read/Write              |                                       |  |  |  |
| 0x04                        | Xon-1 - Xon Character 1Read/WriteXon-2 - Xon Character 2Read/Write           |                         |                                       |  |  |  |
| 0x05                        |                                                                              |                         | LCR = 0xBF                            |  |  |  |
| 0x06                        | Xoff-1 - Xoff Character 1                                                    | Read/Write              |                                       |  |  |  |
| 0x07                        | Xoff-2 - Xoff Character 2                                                    | Read/Write              |                                       |  |  |  |