# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





**MARCH 2007** 

#### **GENERAL DESCRIPTION**

The XRT94L31 is a highly integrated SONET/SDH terminator designed for E3/DS3/STS-1 mapping/demapping functions from either the STS-3 or STM-1 data stream. The XRT94L31 interfaces directly to the optical transceiver.

The XRT94L31 processes the section, line and path overhead in the SONET/SDH data stream. The processing of path overhead bytes within the STS-1s or TUG-3s includes 64 bytes for storing the J1 bytes. Path overhead bytes can be accessed through the microprocessor interface or via serial interface.

The XRT94L31 uses the internal E3/DS3 De-Synchronizer circuit with an internal pointer leak algorithm for clock smoothing as well as to remove the jitter due to mapping and pointer movements. These De-Synchronizer circuits do not need any external clock reference for its operation.

The SONET/SDH transmit blocks allow flexible insertion of TOH and POH bytes through both Hardware and Software. Individual POH bytes for the transmitted SONET/SDH signal are mapped either from the XRT94L31 memory map or from external interface. A1, A2 framing pattern, C1 byte and H1, H2 pointer byte are generated.

The SONET/SDH receive blocks receive SONET STS-3 signal or SDH STM-1 signal and perform the necessary transport and path overhead processing.

The XRT94L31 provides a line side APS (Automatic Protection Switching) interface by offering redundant receive serial interface to be switched at the frame boundary.

The XRT94L31 provides 3 mappers for performing STS-1/VC-3 to STS-1/DS3/E3 mapping function, one for each STS-1/DS3/E3 framers.

A PRBS test pattern generation and detection is implemented to measure the bit-error performance.

A general-purpose microprocessor interface is included for control, configuration and monitoring.

#### APPLICATIONS

- Network switches
- Add/Drop Multiplexer
- W-DCS Digital Cross Connect Systems

#### FEATURES

- Provides DS3/ E3 mapping/de-mapping for up to 3 tributaries through SONET STS-1 or SDH AU-3 and/or TUG-3/AU-4 containers
- Generates and terminates SONET/SDH section, line and path layers
- Integrated SERDES with Clock Recovery Circuit
- Provides SONET frame scrambling and descrambling
- Integrated Clock Synthesizer that generates 155 MHz and 77.76 MHz clock from an external 12.96/ 19.44/77.76 MHz reference clock
- Integrated 3 E3/DS3/STS-1 De-Synchronizer circuit that de-jitter gapped clock to meet 0.05UIpp jitter requirements
- Access to Line or Section DCC
- Level 2 Performance Monitoring for E3 and DS3
- Supports mixing of STS-1E and DS3 or E3 and DS3 tributaries
- E3 and DS3 framers for both Transmit and Receive directions
- Complete Transport/Section Overhead Processing and generation per Telcordia and ITU standards
- Single PHY and Multi-PHY operations supported
- Full line APS support for redundancy applications
- Loopback support for both SONET/SDH as well as E3/DS3/STS-1
- Boundary scan capability with JTAG IEEE 1149.8bit microprocessor interface.
- 3.3 V ± 5% Power Supply; 5 V input signal tolerance
- -40°C to +85°C Operating Temperature Range
- Available in a 504 Ball TBGA package



#### FIGURE 1. BLOCK DIAGRAM OF THE XRT94L31



#### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE TYPE          | OPERATING TEMPERATURE RANGE |  |  |
|-------------|-----------------------|-----------------------------|--|--|
| XRT94L31IB  | 27 x 27 504 Lead TBGA | -40°C to +85°C              |  |  |



| PIN #                                                                                                             | SIGNAL NAME                                                                                                                                                                       | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                   |                                                                                                                                                                                   |     | MIC  | ROPROCESSOR INTERFACE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Y22                                                                                                               | PCLK                                                                                                                                                                              | I   | TTL  | <ul> <li>Microprocessor Interface Clock Input:<br/>This clock input signal is only used if the Microprocessor Interface has been configured to operate in one of the Synchronous Modes (e.g., Power PC 403 Mode). If the Microprocessor Interface is configured to operate in one of these modes, then it will use this clock signal to do the following.</li> <li>To sample the CS*, WR*/R/W*, A[14:0], D[7:0], RD*/DS* and DBEN input pins, and. To update the state of D[7:0] and the RDY/DTACK output signals.</li> <li><i>Notes:</i> <ol> <li>The Microprocessor Interface can work with mPCLK frequencies ranging up to 33MHz.</li> <li>This pin is inactive if the Microprocessor Interface has been configured to operate in either the Intel-Asynchronous or the Motorola-Asynchronousl Modes. In this case, tie this pin to GND.</li> </ol> </li> </ul> |  |  |
| AD25<br>AD23<br>AC21                                                                                              | PTYPE_0PTYPE_1P<br>TYPE_2                                                                                                                                                         | I   | TTL  | Microprocessor Type Select input:These three input pins are used to configure the Microprocessor Interface block to readily support a wide variety of Microprocessor Interfaces.The relationship between the settings of these input pins and the corresponding Microprocessor Interface configuration is presented below.PTYPE[2:0]Microprocessor Interface Mode000Intel-Asynchronous Mode011Motorola - Asynchronous Mode010101Intel I960100101Power PC 403 Mode111Motorola 860                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| AD27<br>AB25<br>W23<br>Y24<br>AD26<br>AC25<br>AA24<br>Y23<br>AE24<br>AB20<br>AD22<br>AC20<br>AD21<br>AE23<br>AF24 | PADDR_0<br>PADDR_1<br>PADDR_2<br>PADDR_3<br>PADDR_4<br>PADDR_5<br>PADDR_6<br>PADDR_7<br>PADDR_8<br>PADDR_8<br>PADDR_9<br>PADDR_10<br>PADDR_11<br>PADDR_12<br>PADDR_13<br>PADDR_14 | Ι   | TTL  | Address Bus Input pins (Microprocessor Interface):<br>These pins permit the Microprocessor to identify on-chip registers and<br>Buffer/Memory locations (within the XRT94L31) whenever it performs<br>READ and WRITE operations with the XRT94L31.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN #                                                        | SIGNAL NAME                                                                          | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AD20<br>AC19<br>AE22<br>AG24<br>AE21<br>AD19<br>AF23<br>AE20 | PDATA_0<br>PDATA_1<br>PDATA_2<br>PDATA_3<br>PDATA_4<br>PDATA_5<br>PDATA_6<br>PDATA_7 | 1/0 | TTL  | <b>Bi-Directional Data Bus pins (Microprocessor Interface):</b><br>These pins are used to drive and receive data over the bi-directional data bus, whenever the Microprocessor performs READ and WRITE operations with the Microprocessor Interface of the XRT94L31.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| AF22                                                         | PWR_L/R/W*                                                                           |     | TTL  | <ul> <li>Write Strobe/Read-Write Operation Identifier:</li> <li>The function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below.</li> <li>Intel-Asynchronous Mode - WR* - Write Strobe Input:</li> <li>If the Microprocessor Interface is configured to operate in the Intel-Asynchronous Mode, then this input pin functions as the WR* (Active-Low WRITE Strobe) input signal from the Microprocessor. Once this activelow signal is asserted, then the input buffers (associated with the Bi-Directional Data Bus pins, D[7:0]) will be enabled. The Microprocessor Interface will latch the contents on the Bi-Directional Data Bus (into the target register or address location, within the XRT94L31) upon the rising of this input.</li> <li>Motorola-Asynchronous Mode - R/W* - Read/Write Operation Identification Input Pin:</li> <li>If the Microprocessor Interface is operating in the Motorola-Asynchronous Mode, a READ operation occurs if this pin is held at a logic 1, coincident to a falling edge of the RD/DS* (Data Strobe) input pin.</li> <li>PowerPC 403 Mode - R/W* - Read/Write Operation Identification Input:</li> <li>If the Microprocessor Interface is configured to operate in the PowerPC 403 Mode, then this input pin will function as the Read/Write Operation Identification input pin.</li> <li>Anytime the Microprocessor Interface samples this input signal at a logic "Low" (while also sampling the CS* input pin "Low") upon the rising edge of PCLK, then the Microprocessor Interface will (upon the very same rising edge of PCLK) latch the contents of the Address Bus (A]14:0]) into the Microprocessor Interface samples this input signal at a logic "Low" (while also assert the DBEN'/OE* input pin, and the Microprocessor Interface samples this input signal at a logic "Low" (while also sampling the CS* input pin, and the Microprocessor Interface samples this input signal at a logic "Low" (while also sampling the CS* input pin, and the Microprocessor Interface will then plac</li></ul> |  |



**XRT94L31** 

| PIN # | SIGNAL NAME   | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|---------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC18  | PRD_L/DS*/WE* | 1   | TTL  | <ul> <li>READ Strobe /Data Strobe:</li> <li>The function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below.</li> <li>Intel-Asynchronous Mode - RD* - READ Strobe Input:</li> <li>If the Microprocessor Interface is operating in the Intel-Asynchronous Mode, then this input pin will function as the RD* (Active "Low" READ Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the XRT94L31 will place the contents of the addressed register (or buffer location) on the Microprocessor Bi-directional Data Bus (D[7:0]). When this signal is negated, the Data Bus will be tri-stated.</li> <li>Motorola-Asynchronous (68K) Mode - DS* - Data Strobe Input:</li> <li>If the Microprocessor Interface is operating in the Motorola Asynchronous Mode, then this input will function as the DS* (Data Strobe) input signal.</li> <li>PowerPC 403 Mode - WE* - Write Enable Input:</li> <li>If the Microprocessor Interface is operating in the PowerPC 403 Mode, then this input will function as the WE* (Write Enable) input pin.</li> <li>Anytime the Microprocessor Interface samples this active-low input signal (along with CS* and WR*/R/W*) also being asserted (at a logic level) upon the rising edge of PCLK, then the Microprocessor Interface will (upon the very same rising edge of PCLK) latch the contents on the Bi-Directional Data Bus (D[7:0]) into the target on-chip register or buffer location within the XRT94L31.</li> </ul>                                                                                     |
| AG23  | ALE/AS_L      | I   | TTL  | Address Latch Enable/Address Strobe:T<br>he function of this input pin depends upon which mode the Microprocessor<br>sor Interface has been configured to operate in, as described below.<br>Intel-Asynchronous Mode - ALE<br>If the Microprocessor Interface (of the XRT94L31) has been configured<br>to operate in the Intel-Asynchronous Mode, then this active-high input<br>pin is used to latch the address (present at the Microprocessor Interface<br>Address Bus input pins (A[14:0]) into the XRT94L31 Microprocessor<br>Interface block and to indicate the start of a READ or WRITE cycle. Pull-<br>ing this input pin "High" enables the input bus drivers for the Address<br>Bus input pins (A[14:0]). The contents of the Address Bus will be latched<br>into the XRT94L31 Microprocessor Interface circuitry, upon the falling<br>edge of this input signal.<br>Motorola-Asynchronous (68K) Mode - AS*<br>If the Microprocessor Interface has been configured to operate in the<br>Motorola-Asynchronous Mode, then this active-low input pin is used to<br>latch the data (residing on the Address Bus, A[14:0]) into the Micropro-<br>cessor Interface circuitry of the XRT94L31.<br>Pulling this input pin "Low" enables the input bus drivers for the Address<br>Bus input pins. The contents of the Address Bus will be latched into the<br>Microprocessor Interface circuitry, upon the rising edge of this signal.<br>PowerPC 403 Mode - No Function - Tie to GND:<br>If the Microprocessor Interface has been configured to operate in the<br>PowerPC 403 Mode, then this input pin has no role nor function and<br>should be tied to GND. |

## EXAR Experience Our Connectivity. REV. 1.0.1

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME          | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|----------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AE19  | PCS_L                | I   | TTL  | <b>Chip Select Input:</b><br>This active-low signal must be asserted in order to select the Micropro-<br>cessor Interface for READ and WRITE operations between the Micro-<br>processor and the XRT94L31 on-chip registers, LAPD and Trace Buffer<br>locations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| AD18  | PRDY_L/<br>DTACK*RDY | 0   | CMOS | <ul> <li>READY or DTACK Output:</li> <li>The function of this input pin depends upon wich mode the Microprocessor Interface has been configured to operate in, as described below.</li> <li>Intel Asynchronous Mode - RDY* - READY output:</li> <li>If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then this output pin will function as the active-low READY output.</li> <li>During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic "Low" level ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "Low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle, until it detect this output pin at a logic "High" level, then the MIcroprocessor is expected to extend this READ or WRITE cycle, until it detect this output pin being toggled to the logic "Low" level.</li> <li>Motorola Mode - DTACK* - Data Transfer Acknowledge Output:</li> <li>If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then this output pin will function as the active-low DTACK* output.</li> <li>During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic "Low" level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor Interface block will toggle this output pin at a logic "Low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle.</li> <li>If (during a READ or WRITE cycle) the Microprocessor Interface block will toggle this output pin at a logic "Low" level, then the MIcroprocessor is expected to extend this READ or WRITE cycle.</li> <li>If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "Low" level,</li></ul> |



| PIN # | SIGNAL NAME    | I/O | TYPE       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------|----------------|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AF21  | PDBEN_L        | I   | TTL        | <b>Bi-directional Data Bus Enable Input pin:</b><br>This input pin is used to either enable or tri-state the Bi-Directional Data<br>Bus pins (D[7:0]), as described below.<br>Setting this input pin "Low" enables the Bi-directional Data bus.<br>Setting this input "High" tri-states the Bi-directional Data Bus.                                                                                                                                                                                                         |  |  |
| AF20  | PBLAST_L       | Ι   | TTL        | Last Burst Transfer Indicator input pin:<br>If the Microprocessor Interface is operating in the Intel-I960 Mode, then<br>this input pin is used to indicate (to the Microprocessor Interface block)<br>that the current data transfer is the last data transfer within the current<br>burst operation.<br>The Microprocessor should assert this input pin (by toggling it "Low") in<br>order to denote that the current READ or WRITE operation (within a<br>BURST operation) is the last operation of this BURST operation. |  |  |
|       |                |     |            | <b>Note:</b> Connect this input pin to GND whenever the Microprocessor<br>Interface has been configured to operate in the Intel-Async,<br>Motorola 68K and IBM PowerPC 403 modes.                                                                                                                                                                                                                                                                                                                                            |  |  |
| AG22  | PINT_L         | 0   | CMOS       | Interrupt Request Output:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|       |                |     |            | This open-drain, active-low output signal will be asserted when the Map-<br>per/Framer device is requesting interrupt service from the Microproces-<br>sor. This output pin should typically be connected to the Interrupt<br>Request input of the Microprocessor.                                                                                                                                                                                                                                                           |  |  |
| AB24  | RESET_L        | I   | TTL        | <b>Reset Input:</b><br>When this active-low signal is asserted, the XRT94L31 will be asynchro-<br>nously reset. When this occurs, all outputs will be tri-stated and all on-<br>chip registers will be reset to their default values.                                                                                                                                                                                                                                                                                        |  |  |
| AE18  | DIRECT_ADD_SEL | I   | TTL        | Address Location Select input pin:<br>This input pin must be pulled "High" in order to permit normal operation<br>of the Microprocessor Interface.                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|       |                | 5   | SONET/S    | DH SERIAL LINE INTERFACE PINS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Т3    | RXLDAT_P       | Ι   | LVPEC<br>L | <ul> <li>Receive STS-3/STM-1 Data - Positive Polarity PECL Input:<br/>This input pin, along with RXLDAT_N functions as the Recovered Data<br/>Input, from the Optical Transceiver or as the Receive Data Input from the<br/>system back-plane</li> <li>Note: For APS (Automatic Protection Switching) purposes, this inpu<br/>pin, along with RXLDAT_N functions as the Primary STS-<br/>STM-1 Receive Data Input Port.</li> </ul>                                                                                           |  |  |
| T2    | RXLDAT_N       | I   | LVPEC<br>L | Receive STS-3/STM-1 Data - Negative Polarity PECL Input:           This input pin, along with RXLDAT_P functions as the Recovered Data           Input, from the Optical Transceiver or as the Receive Data Input from the system back-plane.           Note:         For APS (Automatic Protection Switching) purposes, this input pin, along with RXLDAT_P functions as the Primary Received                                                                                                                               |  |  |
|       |                |     |            | STS-3/STM-1 Data Input Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME | I/O | TYPE       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------|-------------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| U2    | RXLDAT_R_P  | I   | LVPEC<br>L | Receive STS-3/STM-1 Data - Positive Polarity PECL Input - Redun-<br>dant Port:<br>This input pin, along with RXLDAT_R_N functions as the Recovered<br>Data Input, from the Optical Transceiver or as the Receive Data Input<br>from the system back-plane.                                                                                                                                                                                              |  |  |
|       |             |     |            | <b>NOTE:</b> For APS (Automatic Protection Switching) purposes, this input pin, along with RXLDAT_R_N functions as the Redundant Receive STS-3/STM-1 Data Input Port.                                                                                                                                                                                                                                                                                   |  |  |
| U1    | RXLDAT_R_N  | Ι   | LVPEC<br>L | Receive STS-3/STM-1 Data - Negative Polarity PECL Input - Redundant Port:                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|       |             |     |            | This input pin, along with RXLDAT_R_P functions as the Recovered Data Input, from the Optical Transceiver or as the Receive Data Input from the system back-plane.                                                                                                                                                                                                                                                                                      |  |  |
|       |             |     |            | <b>Note:</b> For APS (Automatic Protection Switching) purposes, this input pin, along with RXLDAT_R_N functions as the Redundant Receive STS-3/STM-1 Data Input Port.                                                                                                                                                                                                                                                                                   |  |  |
| AE27  | RXCLK_19MHZ | 0   | CMOS       | 19.44MHz Recovered Output Clock:                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|       |             |     |            | This pin outputs a 19.44MHz clock signal that has been derived from the incoming STS-3/STM-1 LVPECL line signal (via the Receive STS-3/STM-1 PECL Interface block) and has been extracted out and derived by Clock and Data Recovery PLL (within the Receive STS-3/STM-1 PECL Interface block).                                                                                                                                                         |  |  |
|       |             |     |            | To operate the STS-3/STM-1 Interface of the XRT94L31 in the loop-tim-<br>ing mode, route this particular output signal through a narrow-band PLL<br>(in order to attenuate any jitter within this signal) prior to routing it to the<br>REFTTL input pin.                                                                                                                                                                                               |  |  |
| P3    | REFCLK_P    | Ι   | LVPEC      | Transmit Reference Clock - Positive Polarity PECL Input:                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|       |             |     | L          | This input pin, along with REFCLK_N and REFTTL can be configured to function as the timing source for the STS-3/STM-1 Transmit Interface Block.                                                                                                                                                                                                                                                                                                         |  |  |
|       |             |     |            | If these two input pins are configured to function as the timing source, a 155.52MHz clock signal must be applied to these input pins in the form of a PECL signal. Configure these two inputs to function as the timing source by writing the appropriate data into the Transmit Line Interface Control Register (Address Location = 0x0383)                                                                                                           |  |  |
|       |             |     |            | <b>NOTE:</b> If REFTTL clock input is used, set this pin to a logic "High"                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| P2    | REFCLK_N    | I   | LVPEC<br>L | <b>Transmit Reference Clock - Negative Polarity PECL Input:</b><br>This input pin, along with REFCLK_P and REFTTL can be configured to function as the timing source for the STS-3/STM-1 Transmit Interface Block.                                                                                                                                                                                                                                      |  |  |
|       |             |     |            | If these two input pins are configured to function as the timing source,<br>then the user must apply a 155.52MHz clock signal, in the form of a<br>PECL signal to these input pins. These two inputscan be configured to<br>function as the timing source by writing the appropriate data into the<br>Transmit Line Interface Control Register (Address Location = 0x0383).<br><b>Note:</b> Set this pin to a logic "Low" if REFTTL clock input is used |  |  |





**XRT94L31** 

| PIN # | SIGNAL NAME | I/O | TYPE       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-------|-------------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| P5    | TXLDATO_P   | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Data - Positive Polarity LVPECL Output:<br/>This output pin, along with TXLDATO_N functions as the Transmit Data<br/>Output (from the Transmit STS-3/STM-1 PECL Interface block), to the<br/>Optical Transceiver (for transmission to remote terminal equipment) or to<br/>the system back-plane (for transmission to some other System-Board).</li> <li>For High-Speed Back-Plane Applications, data is output from these out<br/>put pins upon the rising/falling edge of TXLCLKO_P/TXLCLKO_N.</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLDATO_N functions as the Primary Transmis<br/>STS-3/STM-1 Data Output Port.</li> </ul>              |  |  |
| P6    | TXLDATO_N   | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Data - Negative Polarity LVPECL Output:<br/>This output pin, along with TXLDATO_P functions as the Transmit Data<br/>Output (from the Transmit STS-3/STM-1 PECL Interface block), to the<br/>Optical Transceiver (for transmission to remote terminal equipment) or to<br/>the system back-plane (for transmission to some other System board).</li> <li>For High-Speed Back-Plane Applications, data is output from these out-<br/>put pins upon the rising/falling edge of TXLCLKO_P/TXLCLKO_N.</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLDATO_P functions as the Primary Transmit<br/>STS-3/STM-1 Data Output Port.</li> </ul>             |  |  |
| M4    | TXLDATO_R_P | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Data - Positive Polarity LVPECL Output -<br/>Redundant Port:</li> <li>This output pin, along with TXLDATO_R_N functions as the Transmit<br/>Data Output (from the Transmit STS-3/STM-1 PECL Interface block), to<br/>the Optical Transceiver or to the system back-plane.</li> <li>For High-Speed Back-Plane Applications, data is output from these out-<br/>put pins upon the rising/falling edge of TXLCLKO_R_P/<br/>TXLCLKO_R_N).</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLDATO_N functions as the Redundant<br/>Transmit STS-3/STM-4 Data Output Port.</li> </ul>                                                                       |  |  |
| M3    | TXLDATO_R_N | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Data - Negative Polarity LVPECL Output - Redundant Port:</li> <li>This output pin, along with TXLDATO_R_P functions as the Transmit Data Output (from the Transmit STS-3/STM-1 PECL Interface block), to the Optical Transceiver (for transmission to remote terminal equipment) or to the system back-plane (for transmission to some other System board).</li> <li>For High-Speed Back-Plane Applications, data is output from these output pins upon the rising/falling edge of TXLCLKO_R_P/TXLCLKO_R_N).Note:</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output pin, along with TXLDATO_R_P functions as the Redundant Transmit STS-3/STM-1 Data Output Port.</li> </ul> |  |  |





| PIN # | SIGNAL NAME | I/O | TYPE       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-------|-------------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| N6    | TXLCLKO_P   | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Clock - Positive Polarity PECL Output:<br/>This output pin, along with TXLCLKO_N functions as the Transmit Clock<br/>Output signal.</li> <li>These output pins are typically used in High-Speed Back-Plane Applica-<br/>tions. In this case, outbound STS-3/STM-1 data is output via the<br/>TXLDATO_P/TXLDATO_N output pins upon the rising edge of this clock<br/>signal.</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLCLKO_N functions as the Primary Transmit<br/>Output Clock signal.</li> </ul>                                     |  |  |
| N5    | TXLCLKO_N   | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Clock - Negative Polarity PECL Output:<br/>This output pin, along with TXLCLKO_P functions as the Transmit Clock<br/>Output signal.</li> <li>These output pins are typically used in High-Speed Back-Plane Applica-<br/>tions. In this case, outbound STS-3/STM-1 data is output via the<br/>TXLDATO_P/TXLDATO_N output pins upon the falling edge of this clock<br/>signal.</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLCLKO_N functions as the Primary Transmit<br/>Output Clock signal.</li> </ul>                                    |  |  |
| M1    | TXLCLKO_R_P | 0   | LVPEC<br>L | <ul> <li>Transmit STS-3/STM-1 Clock - Positive Polarity PECL Output -<br/>Redundant Port:</li> <li>This output pin, along with TXLCLKO_R_N functions as the Transmit<br/>Clock Output signal.</li> <li>These output pins are typically used in High-Speed Back-Plane Applica-<br/>tions. In this case, outbound STS-3/STM-1 data is output via the<br/>TXLDATO_R_P/TXLDATO_R_N output pins upon the rising edge of this<br/>clock signal.</li> <li>Note: For APS (Automatic Protection Switching) purposes, this output<br/>pin, along with TXLCLKO_R_N functions as the Redundant<br/>Transmit Output Clock signal.</li> </ul> |  |  |
| M2    | TXLCLKO_R_N | 0   | LVPEC<br>L | Transmit STS-3/STM-1 Clock - Negative Polarity PECL Output -<br>Redundant Port:This output pin, along with TXLCLKO_R_P functions as the Transmit<br>Clock Output signal. These output pins are typically used in High-Speed<br>Back-Plane Applications. In this case, outbound STS-3/STM-1 data is<br>output via the TXLDATO_R_P/TXLDATO_R_N output pins upon the ris-<br>ing edge of this clock signal.Note:For APS (Automatic Protection Switching) purposes, this output<br>pin, along with TXLCLKO_R_P functions as the Redundant<br>Transmit Output Clock signal.                                                          |  |  |



3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1    | REFTTL      | I   | TTL  | 19.44MHz or 77.76MHz Clock Synthesizer Reference Clock Input<br>Pin:                                                                                                                                                                                                                                                                                                                                                       |
|       |             |     |      | The function of this input pin depends upon whether or not the Clock Synthesizer block is enabled.                                                                                                                                                                                                                                                                                                                         |
|       |             |     |      | If Clock Synthesizer is Enabled.                                                                                                                                                                                                                                                                                                                                                                                           |
|       |             |     |      | If the Clock Synthesizer block is enabled, then it will be used to generate the 155.52MHz, 19.44MHz and/or 77.76MHz clock signal for the Transmit STS-3/STM-1 circuitry. In this mode, the user should apply a clock signal of any of the following frequencies to this input pin.                                                                                                                                         |
|       |             |     |      | • 19.44 MHz                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |             |     |      | • 38.88 MHz                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |             |     |      | • 51.84 MHz                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |             |     |      | • 77.76 MHz                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |             |     |      | Afterwards, the user needs to write the appropriate data into the Trans-<br>mit Line Interface Control Register (Address Location = 0x0383) in order<br>to (1) configure the Clock Synthesizer Block to accept any of the above-<br>mentioned signals and generate a 155.52MHz, 19.44MHz or 77.76MHz<br>clock signal, (2) to configure the Clock Synthesizer to function as the<br>Clock Source for the STS-3/STM-1 block. |
|       |             |     |      | If Clock Synthesizer is NOT Enabled:                                                                                                                                                                                                                                                                                                                                                                                       |
|       |             |     |      | If the Clock Synthesizer block is NOT enabled, then it will NOT be used to generate the 19.44MHz and/or 77.76MHz clock signal, for the STS-3/<br>STM-1 block. In this configuration seting, the user MUST apply a 19.44MHz clock signal to this input pin.                                                                                                                                                                 |
|       |             |     |      | <b>NOTE:</b> The user must place a clock signal to this input pin in order to perform READ and WRITE operations to much of the SONET/SDH-related registers via the Microprocessor Interface.                                                                                                                                                                                                                               |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

## Experience Our Connectivity. REV. 1.0.1

| PIN # | SIGNAL NAME | I/O | TYPE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DESCRIPTION |                                       |                                                                                                                           |  |  |
|-------|-------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| AG3   | LOSTTL      | I   | TTL  | Loss of Optical Carrier Input - Primary Receive STS-3/STM-1 PECL<br>Interface - TTL Input:<br>If the user is using an Optical Transceiver that contains an LOS (or Sig-<br>nal Detect) output that is of the CMOS/TTL format, then connect this<br>LOS output signal to this input pin of the XRT94L31.<br>Configure the LOSTTL input pin to be either an active-low or an active-<br>high signal, by pulling the LOSPECL input pin to the appropriate level as<br>described below. |             |                                       |                                                                                                                           |  |  |
|       |             |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LOSPECL     | LOSTTL<br>Active-Low/<br>Active-High  | Description of LOSTTL                                                                                                     |  |  |
|       |             |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | GND         | Active-Low                            | Setting this input pin "low"<br>configures the Receive Line<br>Interface block to declare the<br>"LOS_Detect" condition.  |  |  |
|       |             |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VDD         | Active-High                           | Setting this input pin "high"<br>configures the Receive Line<br>Interface block to declare the<br>"LOS_Detect" condition. |  |  |
|       |             |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | ulled to the appr<br>ving events will | opriate state such that LOS is TRUE, happen.                                                                              |  |  |
|       |             |     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | ceive STS-3 T<br>arrier condition     | OH Processor block will declare the                                                                                       |  |  |
|       |             |     |      | • The Primary Receive STS-3/STM-1 Line Interface block will declare the LOS_Detect condition.                                                                                                                                                                                                                                                                                                                                                                                       |             |                                       |                                                                                                                           |  |  |
|       |             |     |      | Νοτε                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TRUE, this  | (by itself) will N                    | the appropriate state such that LOS is<br>OT cause the Primary Receive STS-3<br>eclare the LOS defect condition.          |  |  |



3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                  |                                                                                                                                                                                                                                              |  |  |
|-------|-------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AG25  | LOSTTL_R    | I   | TTL  | Loss of Optical Carrier Input - Redundant Receive STS-3/STM-1<br>PECL Interface - TTL Input:<br>If the user is using the Optical Transceiver that contains an LOS (or Sig-<br>nal Detect) output that is of the CMOS/TTL format, then connect this<br>LOS output signal to this input pin of the XRT94L31.<br>Configure the LOSTTL_R input pin to either an active-low or an active-<br>high signal, by pulling the LOSPECL_R input pin to the appropriate level<br>as described below. |                                                                                                                                  |                                                                                                                                                                                                                                              |  |  |
|       |             |     |      | LOSPECL_R                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LOSTTL_R<br>Active-Low/<br>Active-High                                                                                           | Description of LOSTTL_R                                                                                                                                                                                                                      |  |  |
|       |             |     |      | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Active-Low                                                                                                                       | Setting this input pin "low"<br>configures the Redundant<br>Receive Line Interface block<br>to declare the "LOS_Detect"<br>condition.                                                                                                        |  |  |
|       |             |     |      | VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Active-High                                                                                                                      | Setting this input pin "high"<br>configures the Redundant<br>Receive Line Interface block<br>to declare the "LOS_Detect"<br>condition.                                                                                                       |  |  |
|       |             |     |      | then all of the follow<br>The Redundant Rec<br>Loss of Optical Carr<br>The Redundant Rec<br>the LOS_Detect con<br><b>Note:</b> If this input p<br>TRUE, this                                                                                                                                                                                                                                                                                                                            | ing events will h<br>eeive STS-3 TOP<br>ier condition<br>eeive STS-3/STM<br>dition.<br>oin is pulled to th<br>(by itself) will I | opriate state such that LOS is TRUE,<br>happen.<br>H Processor block wil declare the<br>M-1 Line Interface block will declare<br>he appropriate state such that LOS is<br>NOT cause the Redundant Receive<br>block to declare the LOS defect |  |  |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

## EXAR Experience Our Connectivity. REV. 1.0.1

| PIN # | SIGNAL NAME | I/O | TYPE       |                                                |                                                                                                  | DESCR                                                                                                                    | RIPTION                                                                                                                                                                                                                                             |
|-------|-------------|-----|------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L4    | LOSPECL_P   | I   | LVPEC<br>L | Inpu<br>If the<br>nal I<br>LOS<br>Con<br>or ac | at - Primary Red<br>e user is using a<br>Detect) output p<br>output signal to<br>figure the LOSP | ceive STS-3/ST<br>in Optical Trans<br>in that is of the L<br>o this input pin o<br>PECL_P input pin<br>by pulling the L0 | <b>ut - Single-Ended PECL Interface</b><br><b>M-1 PECL Interface:</b><br>ceiver that contains an LOS (or Sig-<br>VPECL format, then connect this<br>f the XRT94L31.<br>In to function as either an active-low<br>DSTTL input pin to the appropriate |
|       |             |     |            |                                                | LOSTTL                                                                                           | LOSPECL_P<br>Active-Low/<br>Active-High                                                                                  | Description of<br>LOSPECL_P                                                                                                                                                                                                                         |
|       |             |     |            |                                                | GND                                                                                              | Active-Low                                                                                                               | Setting this input pin "low"<br>configures the Receive Line<br>Interface block to declare the<br>"LOS_Detect" condition.                                                                                                                            |
|       |             |     |            |                                                | VDD                                                                                              | Active-High                                                                                                              | Setting this input pin "high"<br>configures the Receive Line<br>Interface block to declare the<br>"LOS_Detect" condition.                                                                                                                           |
|       |             |     |            |                                                |                                                                                                  | lled to the appro<br>ing events will h                                                                                   | priate state such that LOS is TRUE, appen.                                                                                                                                                                                                          |
|       |             |     |            |                                                | ne Primary Rec<br>oss of Optical Ca                                                              |                                                                                                                          | H Processor block will declare the                                                                                                                                                                                                                  |
|       |             |     |            |                                                | ne Primary Rec<br>e LOS_Detect c                                                                 |                                                                                                                          | /l-1 Line Interface block will declare                                                                                                                                                                                                              |
|       |             |     |            | Νοτ                                            | TRUE, this                                                                                       | (by itself) will NC                                                                                                      | ne appropriate state such that LOS is<br>DT cause the Primary Receive STS-3<br>clare the LOS defect condition.                                                                                                                                      |



3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME | I/O | TYPE       |                                                |                                                                                                 | DESCR                                                                                                                   | RIPTION                                                                                                                                                                                                                                                |
|-------|-------------|-----|------------|------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L3    | LOSPECL_R   | I   | LVPEC<br>L | Inpu<br>If the<br>nal I<br>LOS<br>Con<br>or ac | at - Redundant<br>e user is using a<br>Detect) output pi<br>output signal to<br>figure the LOSP | Receive STS-3,<br>n Optical Transon<br>n that is of the L<br>o this input pin o<br>ECL_R input pin<br>by pulling the LC | <b>ut - Single-Ended PECL Interface</b><br>/ <b>STM-1 PECL Interface:</b><br>ceiver that contains an LOS (or Sig-<br>VPECL format, then connect this<br>f the XRT94L31.<br>n to function as either an active-low<br>DSTTL input pin to the appropriate |
|       |             |     |            |                                                | LOSTTL                                                                                          | LOSPECL_R<br>Active-Low/<br>Active-High                                                                                 | Description of<br>LOSPECL_R                                                                                                                                                                                                                            |
|       |             |     |            |                                                | GND                                                                                             | Active-Low                                                                                                              | Setting this input pin "low"<br>configures the Redundant<br>Receive Line Interface block<br>to declare the "LOS_Detect"<br>condition.                                                                                                                  |
|       |             |     |            |                                                | VDD                                                                                             | Active-High                                                                                                             | Setting this input pin "high"<br>configures the Redundant<br>Receive Line Interface block<br>to declare the "LOS_Detect"<br>condition.                                                                                                                 |
|       |             |     |            | then                                           | all of the follow                                                                               | ing events will h                                                                                                       | priate state such that LOS is TRUE,<br>appen.<br>OH Processor block will declare the                                                                                                                                                                   |
|       |             |     |            | Lo                                             | oss of Optical Ca                                                                               | arrier condition.                                                                                                       |                                                                                                                                                                                                                                                        |
|       |             |     |            |                                                | ne Redundant<br>clare the LOS_I                                                                 |                                                                                                                         | 3/STM-1 Line Interface block will<br>.Note:                                                                                                                                                                                                            |
|       |             |     |            | Νοτ                                            | TRUE, this                                                                                      | (by itself) will I                                                                                                      | e appropriate state such that LOS is<br>NOT cause the Redundant Receive<br>Nock to declare the LOS defect                                                                                                                                              |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

## EXAR Experience Our Connectivity. REV. 1.0.1

| PIN # | SIGNAL NAME                   | I/O   | TYPE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-------------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1    | LOCKDET                       | 0     | CMOS    | Lock Detect Output Pin - Clock and Data Recovery PLL Block<br>This output pin indicates whether or not the Clock and data recovery PLL<br>block has obtained lock to incoming STS-3/STM-1 signal.<br>As the Receive STS-3/STM-1 PECL Interface block receives this STS-3/<br>STM-1 signal, the CDR (Clock and Data Recovery) PLL will attempt to<br>lock onto this STS-3/STM-1 PECL signal. The Receive STS-3/STM-1<br>PECL Interface block will (internally) derive a 19.44MHz clock signal<br>from this incoming STS-3/STM-1 PECL signal. The CDR PLL will then<br>continuously compare the frequency of this 19.44MHz clock signal, with<br>that derived from either the Clock Synthesizer block (or from the<br>19.44MHz clock signal applied to the REFTTL input pin).<br>If the CDR PLL determines that the frequency difference between these<br>two signals is less than 0.05%, then it will declare that the CDR PLL is in<br>Lock. If the CDR PLL determines that the frequency difference between<br>these two signals is greater than 0.05%, then it will declare the the CDR<br>PLL is Out of Lock.<br>0 - Indicates that the CDR PLL (within the Receive STS-3/STM-1 PECL<br>Interface Block) is declaring the Lock Condition.<br>1 - Indicates that the CDR PLL is declaring the Out of Lock Condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | STS-3/                        | /STM- | 1 TELEC | OM BUS INTERFACE - TRANSMIT DIRECTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| E1    | TXA_CLK                       | 0     | CMOS    | Transmit STS-3/STM-1 Telecom Bus Interface - Clock Output Sig-<br>nal:<br>This output clock signal functions as the clock source for the Transmit<br>STS-3/STM-1 Telecom Bus Interface. All signals, that are output via the<br>Transmit STS-3/STM-1 Telecom Bus Interface (e.g., TXA_C1J1,<br>TXA_ALARM, TXA_DP, TXA_PL and TXA_D[7:0]) are updated upon the<br>rising edge of this clock signal.<br>This clock signal operates at 19.44MHz and is derived from the Clock<br>Synthesizer block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| F2    | TXA_C1J1whether or<br>not the | 0     | CMOS    | <ul> <li>Transmit STS-3/STM-1 Telecom Bus Interface - C1/J1 Byte Phase Indicator Output Signal:</li> <li>This output pin pulses "High" under the following two conditions;</li> <li>Coincident to whenever the C1/J0 byte (of the outbound STS-3/STM-1 signal) is being output via the TxA_D[7:0] output, and</li> <li>Coincident to whenever the J1 byte(s) (of the outbound STS-3/STS-3c/STM-1 signal) is being output via the TxA_D[7:0] output, and</li> <li>Coincident to whenever the J1 byte(s) (of the outbound STS-3/STS-3c/STM-1 signal) is being output via the TxA_D[7:0] output.</li> <li>Notes: <ol> <li>The Transmit STS-3/STM-1 Telecom Bus Interface will indicate that it is currently transmitting the C1 byte (via the TXA_D[7:0] output pins), by pulsing this output pin "High" (for one period of TXA_CLK) and keeping the TXA_PL output pin pulled "Low".</li> <li>The Transmit STS-3/STM-1 Telecom Bus will indicate that it is currently transmitting the J1 byte (via the TXA_D[7:0] output pins), by pulsing this output pin "High" (for one period of TXA_CLK) while the TXA_PL output pin signal) is output pins), by pulsing this output pin signal will indicate that it is currently transmitting the J1 byte (via the TXA_D[7:0] output pins), by pulsing this output pin signal will indicate that it is currently transmitting the J1 byte (via the TXA_D[7:0] output pins), by pulsing this output pin signal will indicate that it is currently transmitting the J1 byte (via the TXA_D[7:0] output pins), by pulsing this output pin signal will indicate that it is currently transmitting the TXA_PL output pin is pulled "High".</li> <li>This output pin is only active if the Transmit STS-3/STM-1 Telecom Bus Interface block is enabled and is configured to operate in the Re-Phase OFF Mode.</li> </ol></li></ul> |



**XRT94L31** 

| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E2    | TXA_ALARM   | 0   | CMOS | <ul> <li>Transmit STS-3/STM-1 Telecom Bus - Alarm Indicator Output signal:</li> <li>This output pin pulses "High", coincdent to the instant that the Transmit STS-3/STM-1 Telecom Bus outputs a byte (via the TxA_D[7:0] output pins) that pertains to any that STS-1 or STS-3c signal is carrying the AIS-P indicator.</li> <li>This output pin is "Low" for all other conditions.</li> <li>Note: This output pin is only active if the Transmit STS-3/STM-1 Telecom Bus Interface is enabled and has been configured to operate in the Re-Phase OFF Mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| H3    | TXA_DP      | 0   | CMOS | <ul> <li>Transmit STS-3/STM-1 Telecom Bus - Parity Output pin:</li> <li>This output pin can be configured to function as one of the following. To reflect either the EVEN or ODD parity value of the bits which are currently being output via the TXA_D[7:0] output pins.</li> <li>To reflect either the EVEN or ODD parity value of the bits which are currently being output via the TXA_D[7:0] output pins.</li> <li>To reflect either the EVEN or ODD parity value of the bits which are currently being output via the TXA_D[7:0] output pins.</li> <li>To reflect either the EVEN or ODD parity value of the bits which are currently being output via the TXA_D[7:0] output pins and the states of the TXA_PL and TXA_C1J1 output pins.</li> <li>Note: Any one of these configuration selections can be made by writing the appropriate value into the Telecom Bus Control Register (Address Location = 0x0137).</li> </ul>                                                                                                                                                                                                                                                                                                                          |
| G4    | TxSBFP      | Ι   | TTL  | <ul> <li>Transmit STS-3/STM-1 Frame Alignment Sync Input:<br/>The Transmit STS-3 TOH Processor Block can be configured to initiate its generation of a new outbound STS-3/STM-1 frame based upon an externally supplied 8kHz clock signal to this input pin. If this feature is used, the Transmit STS-3/STM-1 Telecom Bus Interface will begin transmitting the very first byte of given STS-3 or STM-1 frame, upon sensing a rising edge (of the 8kHz signal) at this input pin.</li> <li>Notes: <ol> <li>If this input pin is connected to GND, then the Transmit STS-3 TOH Processor block will generate its outbound STS-3/STM-1 frames asynchronously, with respect to any input signal.</li> <li>This input signal must be synchronized with the signal that is supplied to the REFTTL input pin. Failure to insure this will result in bit errors being generated within the outbound STS-3/STM-1 signal.</li> <li>The user must supply an 8kHz pulse (to this input pin) that has a width of approximately 51.4412.8ns (one 19.44MHz clock period). The user must not apply a 50% duty cycle 8kHz signal to this input pin.</li> <li>Register HRSYNC_DLY (Address Location: 0x0135) defines the timing for TxSBFP input pin.</li> </ol> </li> </ul> |

| PIN #                                        | SIGNAL NAME                                                                  | I/O   | TYPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------|------------------------------------------------------------------------------|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| K5                                           | TxA_PL                                                                       | 0     | CMOS     | Transmit STS-3/STM-1 Telecom Bus Interface - Payload Data Indica-<br>tor Output Signal:<br>This output pin indicates whether or not the Transmit STS-3/STM-1 Tele-<br>com Bus Interface is currently placing a Transport Overhead byte or a<br>non-Transport Overhead Byte (e.g., STS-1 SPE, STS-3c SPE, VC-3 or<br>VC-4 data) via the TXA_D[7:0] output pins.<br>This output pin is pulled "Low" for the duration that the Transmit STS-3/<br>STM-1 Telecom Bus Interface is transmitting a Transport Overhead byte<br>via the TXA_D[7:0] output pins.<br>Conversely, this output pin is pulled "High" for the duration that the<br>Transmit STS-3/STM-1 Telecom Bus Interface is transmitting something<br>other than a Transport Overhead byte via the TXA_D[7:0] output pins.                                                                                            |
| J4<br>G3<br>D1<br>F3<br>J5<br>H4<br>D2<br>E3 | TxA_D0<br>TxA_D1<br>TxA_D2<br>TxA_D3<br>TxA_D4<br>TxA_D5<br>TxA_D6<br>TxA_D7 | 0     | CMOS     | Transmit STS-3/STM-1 Telecom Bus Interface - Transmit Output<br>Data Bus pins:<br>These 8 output pins function as the Transmit STS-3/STM-1 Telecom Bus<br>Interface - Output data bus. If the STS-3/STM-1 Telecom Bus Interface<br>is enabled, then all outbound STS-3/STM-1 data is output via these pins<br>(in a byte-wide manner), upon the rising edge of the TXA_CLK output<br>pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                              | STS-3                                                                        | B/STM | -1 TELEC | COM BUS INTERFACE - RECEIVE DIRECTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| W2                                           | RxD_CLK                                                                      | I     | TTL      | <ul> <li>Receive STS-3/STM-1 Telecom Bus Interface - Clock Input Signal:<br/>This input clock signal functions as the clock source for the Receive<br/>STS-3/STM-1 Telecom Bus Interface. All input signals are sampled<br/>upon the falling edge of this input clock signal.<br/>This clock signal should operate at 19.44MHz.Note:</li> <li>Note: This input pin is only used if the STS-3/STM-1 Telecom Bus has<br/>been enabled. It should be connected to GND otherwise.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                     |
| AA3                                          | RxD_PL                                                                       | I     | TTL      | <ul> <li>Receive STS-3/STM-1 Telecom Bus Interface - Payload Data Indicator Output Signal:</li> <li>This input pin indicates whether or not the Receive STS-3/STM-1 Telecom Bus Interface is currently receiving Transport Overhead bytes or non-Transport Overhead bytes (e.g., STS-1 SPE, STS-3c SPE,VC-3 or VC-4 data) via the RXD_D[7:0] input pins.</li> <li>This input pin should be pulled "Low" for the duration that the Receive STS-3/STM-1 Telecom Bus Interface is receiving a Transport Overhead byte via the RXD_D[7:0] input pins.</li> <li>Conversely, this input pin should be pulled "High" for the duration that the Receive STS-3/STM-1 Telecom Bus Interface is receiving something other than a Transport Overhead byte via the RXD_D[7:0] input pins.</li> <li>Note: Connect this pin to GND if the STS-3/STM-1 Telecom Bus is NOT enabled</li> </ul> |





**XRT94L31** 

## PIN DESCRIPTION OF THE XRT94L31 (REV. B)

| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                           |
|-------|-------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD1   | RxD_C1J1    | I   | TTL  | Receive STS-3/STM-1 Telecom Bus Interface - C1/J1 Byte Phase<br>Indicator Input Signal:                                                                                                                                                                                               |
|       |             |     |      | This input pin should be pulsed "High" during both of the following condi-<br>tions.                                                                                                                                                                                                  |
|       |             |     |      | <ul> <li>a. Coincident to whenever the C1/J0 byte (within the incoming STS-<br/>3/STM-1 signal) is being applied to the Receive STS-3/STM-1<br/>Telecom Bus - Data Input pins (RXD_D[7:0]).</li> </ul>                                                                                |
|       |             |     |      | <ul> <li>b. Coincident to whenever the J1 byte(s) (within the incoming STS-3/<br/>STM-1 signal) is being applied to the Receive STS-3/STM-1<br/>Telecom Bus - Data Input pins (RXD_D[7:0]) input.</li> </ul>                                                                          |
|       |             |     |      | <b>NOTE:</b> This input pin should be pulled "Low" during all other times.                                                                                                                                                                                                            |
| AB3   | RxD_DP      | Ι   | TTL  | Receive STS-3/STM-1 Telecom Bus Interface - Parity Input pin:                                                                                                                                                                                                                         |
|       |             |     |      | This input pin can be configured to function as one of the following.<br>The EVEN or ODD parity value of the bits (within the incoming STS-3/<br>STM-1 signal) which are currently being input via the RXD_D[7:0] input<br>pins.                                                      |
|       |             |     |      | The EVEN or ODD parity value of the bits (within the incoming STS-3/<br>STM-1 signal) which are being input via the RXD_D[7:0] input and the<br>states of the RXD_PL and RXD_C1J1 input pins.                                                                                         |
|       |             |     |      | The Receive STS-3/STM-1 Telecom Bus Interface block will use this input signal to compute and verify the Parity of each byte within the incoming STS-3/STM-1 data-stream.                                                                                                             |
|       |             |     |      | Notes:                                                                                                                                                                                                                                                                                |
|       |             |     |      | <ol> <li>Any one of these configuration selections can be made by<br/>writing the appropriate value into the Telecom Bus Control<br/>register (Address Location = 0x0137).</li> </ol>                                                                                                 |
|       |             |     |      | <ol><li>Tie this input pin to GND if the STS-3/STM-1 Telecom Bus<br/>Interface is disabled.</li></ol>                                                                                                                                                                                 |
| W1    | RxD_ALARM   | I   | TTL  | Receive STS-3/STM-1 Telecom Bus Interface - Alarm Indicator                                                                                                                                                                                                                           |
|       |             |     |      | <b>Input:</b><br>This input pin should be pulsed "High" for one RxD_CLK period coincident to whenever the Receive STS-3/STM-1 Telecom Bus Interface is accepting a byte from an incoming STS-1 or STS-3c signal (via the RxD_D[7:0] input pins) that is carrying the AIS-P indicator. |
|       |             |     |      | This input pin should be held at a logic "Low" at all other times.                                                                                                                                                                                                                    |
|       |             |     |      | Notes:                                                                                                                                                                                                                                                                                |
|       |             |     |      | <ol> <li>If the RxD_ALARM input signal pulses "High" for any given<br/>STS-1 signal (within the incoming STS-3), the XRT94L31 will<br/>automatically declare the AIS-P defect condition for that STS-1<br/>or STS-3c channel.</li> </ol>                                              |
|       |             |     |      | 2. Tie this input pin to GND, if the STS-3/STM-1 Telecom Bus<br>Interface is disabled.                                                                                                                                                                                                |

19

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN #                                              | SIGNAL NAME                                                                  | I/O    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------|------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y2<br>AD2<br>AC3<br>AA4A<br>B4<br>Y1<br>AD3<br>AA5 | RxD_D0<br>RxD_D1<br>RxD_D2<br>RxD_D3<br>RxD_D4<br>RxD_D5<br>RxD_D6<br>RxD_D7 |        | TTL  | Receive STS-3/STM-1 Telecom Bus Interface - Receive Input Data Bus pins:         These 8 input pins function as the Receive STS-3/STM-1 Telecom Bus Interface Receive Input data bus. All STS-3/STM-1 data is sampled and latched (into the XRT94L31, via these input pins) upon the falling edge of the RXA_CLK input pin.         Note:       These input pins are only active if the Receive STS-3/STM-1 Telecom Bus Interface has been enabled. If the XRT94L31 is configured to exchange STS-3/STM-1 data via the PECL Interface (instead), tie these pins to GND.         HEAD INTERFACE - TRANSMIT DIRECTION                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                    |                                                                              | E 1/3L |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| H6                                                 | TxTOHCIk                                                                     | 0      | CMOS | <ul> <li>Transmit TOH Input Port - Clock Output:</li> <li>This output pin, along with the TxTOHEnable, TxTOHFrame output pins and the TxTOH and TxTOHIns input pins function as the Transmit TOH Input Port. The Transmit TOH Input Port is usedr to insert the users own value for the TOH bytes (in the outbound STS-3/STM-1 signal).</li> <li>This output pin provides the user with a clock signal. If the TxTOHEnable output pin is "High" and if the TxTOHIns input pin is pulled "High", then the user is expected to provide a given bit (within the TOH) to the TxTOH input pin, upon the falling edge of this clock signal. The data, residing on the TxTOH input pin will be latched into the XRT94L31 upon the rising edge of this clock signal. The XRT94L31 will then insert this particular TOH bit value into the appropriate TOH bit positions within the outbound STS-3 data-stream.</li> <li>Note: The Transmit TOH Input Port only supports the insertion of the TOH within the first STS-1, within the outbound STS-3 signal.</li> </ul> |
| G5                                                 | TxTOHEnable                                                                  | 0      | CMOS | <ul> <li>Transmit TOH Input Port - TOH Enable (or READY) indicator:</li> <li>This output pin, along with the TxTOHCIk, TxTOHFrame output pins and the TxTOH and TxTOHIns input pins function as the Transmit TOH Input Port.</li> <li>This output pin will toggle and remain "High" anytime the Transmit TOH Input Port is ready to externally accept TOH data.</li> <li>To externally insert user values of TOH into the outbound STS-3 data stream via the Transmit TOH Input Port, do the following.</li> <li>Continuously sample the state of TxTOHFrame and this output pin upon the rising edge of TxTOHCIk.</li> <li>Whenever this output pin pulses "High", then the user's external circuitry should drive the TxTOHIns input pin "High".</li> <li>Next, output the next TOH bit, onto the TxTOH input pin, upon the rising edge of TxTOHCIk</li> </ul>                                                                                                                                                                                              |



| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|-------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F8    | ТхТОН       | I   | TTL  | <b>Transmit TOH Input Port - Input pin:</b><br>This input pin, along with the TxTOHIns input pin, the TxTOHEnable and TxTOHFrame and TxTOHClk output pins function as the Transmit TOH Input Port. To externally insert user values of TOH into the outbound STS-3 data stream via the Transmit TOH Input Port, do the following.                                                                                                                                                   |
|       |             |     |      | <ul> <li>Continuously sample the state of TxTOHFrame and TxTOHEnable<br/>upon the rising edge of TxTOHClk</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |
|       |             |     |      | <ul> <li>Whenever TxTOHEnable pulses "High", then the user's external<br/>circuitry should drive the TxTOHIns input pin "High"</li> </ul>                                                                                                                                                                                                                                                                                                                                           |
|       |             |     |      | <ul> <li>Next, output the next TOH bit, onto this input pin, upon the rising edge<br/>of TxTOHClk. The Transmit TOH Input Port will sample the data (on<br/>this input pin) upon the falling edge of TxTOHClk.</li> </ul>                                                                                                                                                                                                                                                           |
|       |             |     |      | <b>Note:</b> Data at this input pin will be ignored (e.g., not sampled) unless the TxTOHEnable output pin is "High" and the TxTOHIns input pin is pulled "High".                                                                                                                                                                                                                                                                                                                    |
| E8    | TxTOHFrame  | 0   | CMOS | Transmit TOH Input Port - STS-3/STM-1 Frame Indicator:                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |             |     |      | This output pin, along with TxTOHClk, TxTOHEnable output pins, and<br>the TxTOH and TxTOHIns input pins function as the Transmit TOH Input<br>Port. This output pin will pulse "High" (for one period of TxTOHClk), one<br>TxTOHClk clock period prior to the first TOH bit of a given STS-3 frame,<br>being expected via the TxTOH input pin. To externally insert user values<br>of TOH into the outbound STS-3 data stream via the Transmit TOH Input<br>Port, do the following. |
|       |             |     |      | <ul> <li>Continuously sample the state of TxTOHEnable and this output pin<br/>upon the rising edge of TxTOHClk.</li> </ul>                                                                                                                                                                                                                                                                                                                                                          |
|       |             |     |      | • Whenever the TxTOHEnable output pin pulse "High", then the user's external circuitry should drive the TxTOHIns input pin "High".                                                                                                                                                                                                                                                                                                                                                  |
|       |             |     |      | <ul> <li>Next, output the next TOH bit, onto the TxTOH input pin, upon the<br/>rising edge of TxTOHClk.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                  |
|       |             |     |      | <b>Note:</b> The external circuitry (which is being interfaced to the Transmit TOH Input Port can use this particular output pin to denote the boundary of STS-3 frames.                                                                                                                                                                                                                                                                                                            |



## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC

| PIN # | SIGNAL NAME  | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|--------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D6    | TxTOHIns     |     | TTL  | <ul> <li>Transmit TOH Input Port - Insert Enable Input pin:</li> <li>This input pin, along with the TxTOH input pin, and the TxTOHEnable, TxTOHFrame and TxTOHCIk output pins function as the Transmit TOH Input Port.</li> <li>This input pin is used to either enable or disable the Transmit TOH Input Port.</li> <li>If this input pin is "Low", then the Transmit TOH Input Port will be disabled and will not sample and insert (into the outbound STS-3 data stream) any data residing on the TxTOH input, upon the rising edge of TxTOHCIK.</li> <li>If this input pin is "High", then the Transmit TOH Input Port will be enabled. In this mode, whenever the TxTOHEnable output pin is also "High", the Transmit TOH Input Port will sample and latch any data that is presented on the TxTOH input Port, do the following.</li> <li>Continuously sample the state of TxTOHFrame and TxTOHEnable upon the rising edge of TxTOHCIK.</li> <li>Whenever the TxTOHEnable output pin is sampled "High" then the user's external circuitry should drive this input pin "High".</li> <li>Next, output the next TOH bit, onto the TxTOH input Port will sample the data (on this input pin) upon the falling edge of TxTOHCIK.</li> <li><i>Notes:</i> <ol> <li>Data applied to the TxTOH input pin will be sampled according to the following insertion priority scheme:</li> <li>For DCC, E1, F1, E2 bytes, TxTOH input pin will be sampled if both TxTOHEnable and TxTOHIns are "High".</li> </ol> </li> </ul> |
| B4    | TxLDCCEnable | 0   | CMOS | Transmit - Line DCC Input Port - Enable Output pin:<br>This output pin, along with the TxTOHClk output pin and the TxLDCC<br>input pin are used to insert their value for the D4, D5, D6, D7, D8, D9,<br>D10, D11 and D12 bytes into the Transmit STS-3 TOH Processor Block.<br>The Transmit STS-3 TOH Processor block will accept this data and will<br>insert into the D4, D5, D6, D7, D8, D9, D10, D11 and D12 byte-fields,<br>within the outbound STS-3 data-stream.<br>The Line DCC HDLC Controller circuitry (which is connected to the<br>TxTOHClk, the TxSDCC and this output pin, is suppose to do the follow-<br>ing.<br>It should continuously monitor the state of this output pin.<br>Whenever this output pin pulses "High", then the Line DCC HDLC Con-<br>troller circuitry should place the next Line DCC bit (to be inserted into the<br>Transmit STS-3 TOH Processor block) onto the TxLDCC input pin, upon<br>the rising edge of TxTOHClk.<br>Any data that is placed on the TxLDCC input pin, will be sampled upon<br>the falling edge of TxOHClk.                                                                                                                                                                                                                                                                                                                                                                                                                                            |



**XRT94L31** 

| PIN # | SIGNAL NAME  | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|--------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7    | TxSDCCEnable | 0   | CMOS | Transmit - Section DCC Input Port - Enable Output pin:<br>This output pin, along with the TxTOHClk output pin and the TxSDCC<br>input pin is used to insert their value for the D1, D2 and D3 bytes, into<br>the Transmit STS-3 TOH Processor Block. The Transmit STS-3 TOH<br>Processor block will accept this data and will insert into the D1, D2 and<br>D3 byte-fields, within the outbound STS-3 data-stream.<br>The Section DCC HDLC Controller circuitry (which is connected to the<br>TxTOHClk, the TxSDCC and this output pin, is suppose to do the follow-<br>ing.<br>It should continuously monitor the state of this output pin.<br>Whenever this output pin pulses "High", then the Section DCC HDLC<br>Controller circuitry should place the next Section DCC bit (to be inserted<br>into the Transmit STS-3 TOH Processor block) onto the TxSDCC input<br>pin, upon the rising edge of TxTOHClk.<br>Any data that is placed on the TxSDCC input pin, will be sampled upon<br>the falling edge of TxOHClk.                                                                                                                                 |
| C5    | TxSDCC       | I   | TTL  | <b>Transmit - Section DCC Input Port - Input pin:</b><br>This input pin, along with the TxSDCCEnable and the TxTOHClk output<br>pins is used to insert their value for the D1, D2 and D3 bytes, into the<br>Transmit STS-3 TOH Processor Block. The Transmit STS-3 TOH Pro-<br>cessor block will accept this data and insert it into the D1, D2 and D3<br>byte fields, within the outbound STS-3 data-stream.<br>The Section DCC HDLC Circuitry that is interfaced to this input pin, the<br>TxSDCCEnable and the TxTOHClk pins is suppose to do the following.<br>It should continuously monitor the state of the TxSDCCEnable input pin.<br>Whenever the TxSDCCEnable input pin pulses "High", then the Section<br>DCC HDLC Controller circuitry should place the next Section DCC bit (to<br>be inserted into the Transmit STS-3 TOH Processor block) onto this<br>input pin upon the rising edge of TxTOHClk.<br>Any data that is placed on the TxSDCC input pin, will be sampled upon<br>the falling edge of TxTOHClk.Note:<br><b>Note:</b> This pin should be connected to GND if it is not used.                                                  |
| D8    | TxLDCC       | I   | TTL  | <ul> <li>Transmit - Line DCC Input Port:</li> <li>This input pin, along with the TxLDCCEnable and the TxTOHClk pins is used to insert their value for the D4, D5, D6, D7, D8, D9, D10, D11 and D12 bytes, into the Transmit STS-3 TOH Processor Block. The Transmit STS-3 TOH Processor block will accept this data and insert it into the D4, D5, D6, D7, D8, D9, D10, D11 and D12 byte-fields, within the outbound STS-3 data-stream.</li> <li>Whatever Line DCC HDLC Controller Circuitry is interface to the this input pin, the TxLDCCEnable and the TxTOHClk is suppose to do the following.</li> <li>It should continuously monitor the state of the TxLDCCEnable input pin.</li> <li>Whenever the TxLDCCEnable input pin pulses "High", then the Section DCC Interface circuitry should place the next Line DCC bit (to be inserted into the Transmit STS-3 TOH Processor block) onto the TxLDCC input pin, upon the rising edge of TxTOHClk.</li> <li>Any data that is placed on the TxLDCC input pin, will be sampled upon the falling edge of TxTOHClk.Note:</li> <li>Note: This pin should be connected to GND if it is not used.</li> </ul> |

## 3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC



| PIN # | SIGNAL NAME    | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                             |
|-------|----------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E9    | TxE1F1E2Enable | 0   | CMOS | Transmit E1-F1-E2 Byte Input Port - Enable (or Ready) Indicator<br>Output pin:                                                                                                                                                                                                                                                                          |
|       |                |     |      | This output pin, along with the TxTOHClk output pin and the TxE1F1E2 input pin is used to insert their value for the E1, F1 and E2 bytes, into the Transmit STS-3 TOH Processor Block. The Transmit STS-3 TOH Processor block will accept this data and will insert into the E1, F1 and E2 byte-fields, within the outbound STS-3 data-stream.          |
|       |                |     |      | Whatever external circuitry (which is connected to the TxTOHClk, the TxE1F1E2 and this output pin), is suppose to do the following.                                                                                                                                                                                                                     |
|       |                |     |      | It should continuously monitor the state of this output pin.<br>Whenever this output pin pulses "High", then the external circuitry<br>should place the next orderwire bit (to be inserted into the Transmit STS-<br>3 TOH Processor block) onto the TxE1F1E2 input pin, upon the rising<br>edge of TxTOHClk.                                           |
|       |                |     |      | Any data that is placed on the TxE1F1E2 input pin, will be sampled upon the falling edge of TxOHClk.                                                                                                                                                                                                                                                    |
| C6    | TxE1F1E2Frame  | 0   | CMOS | <b>Transmit E1-F1-E2 Byte Input Port - Framing Output Pin.</b><br>This output pin pulses "High" for one period of TxTOHClk, one TxTO-<br>HClk bit-period prior to the Transmit E1-F1-E2 Byte Input Port expecting<br>the very first byte of the E1 byte, within a given outbound STS-3 frame.                                                           |
| A4    | TxE1F1E2       | I   | TTL  | Transmit E1-F1-E2 Byte Input Port - Input Pin:                                                                                                                                                                                                                                                                                                          |
|       |                |     |      | This input pin, along with the TxE1F1E2Enable and the TxTOHClk out-<br>put pins are used to insert their value for the E1, F1 and E2 bytes, into<br>the Transmit STS-3 TOH Processor Block. The Transmit STS-3 TOH<br>Processor block will accept this data and insert it into the E1, F1 and E2<br>byte fields, within the outbound STS-3 data-stream. |
|       |                |     |      | Whatever external circuitry that is interfaced to this input pin, the TxE1F1E2Enable and the TxTOHClk pins is suppose to do the following.                                                                                                                                                                                                              |
|       |                |     |      | It should continuously monitor the state of the TxE1F1E2Enable input pin.                                                                                                                                                                                                                                                                               |
|       |                |     |      | Whenever the TxE1F1E2Enable input pin pulses "High", then the exter-<br>nal circuitry should place the next orderwire bit (to be inserted into the<br>Transmit STS-3 TOH Processor block) onto this input pin upon the rising<br>edge of TxTOHClk.                                                                                                      |
|       |                |     |      | Any data that is placed on the TxE1F1E2 input pin, will be sampled upon the falling edge of TxTOHClk.Note:                                                                                                                                                                                                                                              |
|       |                |     |      | <b>Note:</b> This pin should be connected to GND if it is not used.                                                                                                                                                                                                                                                                                     |



| PIN # | SIGNAL NAME | I/O | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C7    | TXPOH       | I   | TTL  | <ul> <li>Transmit Path Overhead Input Port - Input pin.</li> <li>This pin is used for the Transmit AU-4/VC-4 Mapper POH Processor<br/>Block when TUG-3 mapping is used. This input pin is used to insert the<br/>POH data into the Transmit AU-4/VC-4 Mapper POH Processor blocks<br/>for insertion and transmission via the outbound STS-3 signal. In this<br/>mode, the external circuitry (which is being interfaced to the Transmit<br/>Path Overhead Input Port is suppose to monitor the following output<br/>pins;</li> <li>TxPOHFrame_n</li> <li>TxPOHEnable_n</li> <li>TxPOHClk_n</li> <li>The TxPOHFrame_n output pin will toggle "High" upon the rising edge of<br/>TxPOHClk_n approximately one TxPOHClk_n period prior to the TxPOH<br/>port being ready to accept and process the first bit within J1 byte (e.g.,<br/>the first POH byte). The TxPOHFrame_n output pin will remain "High"<br/>for eight consecutive TxPOHClk_n periods. The external circuitry should<br/>use this pin to note STS-1 SPE frame boundaries.</li> <li>The TxPOHEnable_n output pin will toggle "High" upon the rising edge<br/>of TxPOHClk_n approximately one TxPOHClk_n period prior to the<br/>TxPOHEnable_n output pin will toggle "High" upon the rising edge<br/>of TxPOHClk_n approximately one TxPOHClk_n periods. The external circuitry should<br/>use this pin to note STS-1 SPE frame boundaries.</li> <li>The TxPOHEnable_n output pin will toggle "High" upon the rising edge<br/>of TxPOHClk_n approximately one TxPOHClk_n period prior to the<br/>TxPOH port being ready to accept and process the first bit within a given<br/>POH byte. To externally insert a given POH byte:<br/>a. assert the TxPOHIns_n input pin by toggling it "High", and</li> </ul> |
|       |             |     |      | <ul> <li>b. place the value of the first bit (within this particular POH byte) on this input pin upon the very next rising edge of TxPOHClk_n.</li> <li>This data bit will be sampled upon the very next falling edge of TxPOHClk_n. The external circuitry should continue to keep the TxPOHIns_n input pin "High" and advancing the next bits (within the POH bytes) upon each rising edge of TxPOHClk_n.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D9    | TXPOHCLK    | 0   | TTL  | Transmit Path Overhead Input Port - Clock Output pin:<br>This pin is used for the Transmit AU-4/VC-4 Mapper POH Processor<br>Block when TUG-3 mapping is used.<br>This output pin, along with TxPOH, TxPOHEnable, TxPOHIns and<br>TxPOHFrame function as the Transmit Path Overhead (TxPOH) Input<br>Port.<br>The TxPOHFrame and TxPOHEnable output pins are updated upon the<br>falling edge this clock output signal. The TxPOHIns input pins and the<br>data residing on the TxPOH input pins are sampled upon the next falling<br>edge of this clock signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| B5    | TXPOHFRAME  | 0   | TTL  | Transmit Path Overhead Input Port - Frame Output pin:<br>This pin is used for the Transmit AU-4/VC-4 Mapper POH Processor<br>Block when TUG-3 mapping is used.<br>This output pin, along with the TxPOH, TxPOHEnable, TxPOHIns and<br>TxPOHClk function as the Transmit Path Overhead Input Port.If the user<br>is only inserting POH data via these input pins:<br><b>Note:</b> In this mode, the TxPOH port will pulse these output pins "High"<br>whenever it is ready to accept and process the J1 byte (e.g., the<br>very first POH byte) via this port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |