

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









**Product data sheet** 

## 1. Product profile

### 1.1 General description

Passivated sensitive gate triac in a SOT54 plastic package

### 1.2 Features

- Sensitive gate
- Direct interfacing to logic level ICs
- Gate triggering in four quadrants
- Direct interfacing to low power gate drive circuits

### 1.3 Applications

- General purpose switching and phase control
- Low power AC fan speed controllers

## 1.4 Quick reference data

- $V_{DRM} \le 600 \text{ V}$
- $\blacksquare \quad I_{GT} \leq 5 \ mA$
- $I_{GT} \le 7 \text{ mA } (T2-G+)$

- $I_{T(RMS)} \le 0.8 A$
- $I_{TSM} \le 9 \text{ A (t = 20 ms)}$

## 2. Pinning information

### Table 1. Pinning

| iubic i. | i iiiiiiig           |                    |                |
|----------|----------------------|--------------------|----------------|
| Pin      | Description          | Simplified outline | Graphic symbol |
| 1        | main terminal 2 (T2) | -                  | N 1            |
| 2        | gate (G)             |                    | T2—T1          |
| 3        | main terminal 1 (T1) |                    | sym051         |
|          |                      | SOT54 (TO-92)      |                |



Triac logic level

# **Ordering information**

#### Table 2. **Ordering information**

| Type number | Package | Package                                                     |         |  |  |  |  |
|-------------|---------|-------------------------------------------------------------|---------|--|--|--|--|
|             | Name    | Description                                                 | Version |  |  |  |  |
| Z00607MA    | TO-92   | plastic single-ended leaded (through hole) package; 3 leads | SOT54   |  |  |  |  |

# **Limiting values**

#### Table 3. **Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                            | Conditions                                                                            | Min | Max  | Unit             |
|---------------------|--------------------------------------|---------------------------------------------------------------------------------------|-----|------|------------------|
| $V_{DRM}$           | repetitive peak off-state voltage    |                                                                                       | -   | 600  | V                |
| $I_{T(RMS)}$        | RMS on-state current                 | full sine wave; $T_{lead} \le 55$ °C; see Figure 4 and 5                              | -   | 0.8  | Α                |
| I <sub>TSM</sub>    | non-repetitive peak on-state current | full sine wave; $T_j = 25$ °C prior to surge; see Figure 2 and 3                      |     |      |                  |
|                     |                                      | t = 20 ms                                                                             | -   | 9    | Α                |
|                     |                                      | t = 16.7 ms                                                                           | -   | 10   | Α                |
| I <sup>2</sup> t    | I <sup>2</sup> t for fusing          | t <sub>p</sub> = 10 ms                                                                | -   | 0.32 | A <sup>2</sup> s |
| dl <sub>T</sub> /dt | rate of rise of on-state current     | $I_{TM} = 1 \text{ A}; I_G = 20 \text{ mA};$<br>$dI_G/dt = 0.2 \text{ A}/\mu\text{s}$ |     |      |                  |
|                     |                                      | T2+ G+                                                                                | -   | 50   | A/μs             |
|                     |                                      | T2+ G-                                                                                | -   | 50   | A/μs             |
|                     |                                      | T2- G-                                                                                | -   | 50   | A/μs             |
|                     |                                      | T2- G+                                                                                | -   | 10   | A/μs             |
| $I_{GM}$            | peak gate current                    |                                                                                       | -   | 1    | Α                |
| $P_{GM}$            | peak gate power                      |                                                                                       | -   | 5    | W                |
| P <sub>G(AV)</sub>  | average gate power                   | over any 20 ms period                                                                 | -   | 0.1  | W                |
| T <sub>stg</sub>    | storage temperature                  |                                                                                       | -40 | +150 | °C               |
| T <sub>j</sub>      | junction temperature                 |                                                                                       | -   | 125  | °C               |



Fig 1. Total power dissipation as a function of RMS on-state current; maximum values



Fig 2. Non-repetitive peak on-state current as a function of the number of sinusoidal current cycles; maximum values

NXP Semiconductors Z00607MA

**Triac logic level** 



 $t_p \le 20 \text{ ms}$ 

- (1) dI<sub>T</sub>/dt limit
- (2) T2- G+ quadrant limit

Fig 3. Non-repetitive peak on-state current as a function of pulse width; maximum values



Fig 4. RMS on-state current as a function of surge duration; maximum values



Fig 5. RMS on-state current as a function of lead temperature; maximum values

NXP Semiconductors Z00607MA

Triac logic level

## 5. Thermal characteristics

Table 4. Thermal characteristics

| Symbol                  | Parameter                                   | Conditions                                                          | Min | Тур | Max | Unit |
|-------------------------|---------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| $R_{th(j\text{-lead})}$ | thermal resistance from junction to lead    | full cycle; see Figure 6                                            | -   | -   | 60  | K/W  |
| $R_{th(j-a)}$           | thermal resistance from junction to ambient | full cycle; printed circuit<br>board mounted; lead<br>length = 4 mm | -   | 150 | -   | K/W  |



Triac logic level

# 6. Static characteristics

Table 5. Static characteristics

 $T_j = 25 \,^{\circ}C$  unless otherwise specified.

| Symbol                         | Parameter            | Conditions                                                                                          | Min | Тур  | Max | Unit |
|--------------------------------|----------------------|-----------------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>GT</sub> gate trigger c | gate trigger current | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; \text{ see } \frac{\text{Figure 8}}{}$                    |     |      |     |      |
|                                |                      | T2+ G+                                                                                              | -   | 1    | 5   | mA   |
|                                |                      | T2+ G-                                                                                              | -   | 2    | 5   | mA   |
|                                |                      | T2- G-                                                                                              | -   | 2    | 5   | mA   |
|                                |                      | T2- G+                                                                                              | -   | 4    | 7   | mA   |
| IL                             | latching current     | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; \text{ see } \frac{\text{Figure 10}}{\text{Figure 10}}$   |     |      |     |      |
|                                |                      | T2+ G+                                                                                              | -   | 1    | 10  | mA   |
|                                |                      | T2+ G-                                                                                              | -   | 5    | 10  | mA   |
|                                |                      | T2- G-                                                                                              | -   | 1    | 10  | mA   |
|                                |                      | T2- G+                                                                                              | -   | 2    | 10  | mA   |
| I <sub>H</sub>                 | holding current      | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; \text{ see } \frac{\text{Figure } 11}{\text{Figure } 11}$ | -   | 1    | 10  | mA   |
| $V_{T}$                        | on-state voltage     | I <sub>T</sub> = 0.85 A; see <u>Figure 9</u>                                                        | -   | 1.35 | 1.6 | V    |
| $V_{GT}$                       | gate trigger voltage | $V_D = 12 \text{ V; } I_T = 0.1 \text{ A; see } \frac{\text{Figure 7}}{}$                           | -   | 0.9  | 2   | V    |
|                                |                      | $V_D = V_{DRM}; I_T = 0.1 A; T_j = 110  ^{\circ}C$                                                  | 0.1 | 0.7  | -   | ٧    |
| $I_D$                          | off-state current    | $V_D = V_{DRM(max)}$ ; $T_j = 125  ^{\circ}C$                                                       | -   | 0.1  | 0.5 | mA   |

**Triac logic level** 

# 7. Dynamic characteristics

Table 6. Dynamic characteristics

| Symbol                | Parameter                             | Conditions                                                                                                               | Min | Тур | Max | Unit |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| dV <sub>D</sub> /dt   | rate of rise of off-state voltage     | $V_{DM} = 0.67 \times V_{DRM(max)}; T_j = 110$ °C; exponential waveform; gate open circuit                               | 30  | 45  | -   | V/μs |
| dV <sub>com</sub> /dt | rate of change of commutating voltage | $\begin{split} V_{DM} &= V_{DRM(max)};  T_j = 50  ^{\circ}C;  I_{TM} = 0.84  A; \\ dI_{com}/dt &= 0.3  A/ms \end{split}$ | -   | 5   | -   | V/μs |
| t <sub>gt</sub>       | gate-controlled turn-on time          | $I_{TM} = 1 \text{ A}; V_D = V_{DRM(max)}; I_G = 25 \text{ mA}; $<br>$dI_G/dt = 5 \text{ A}/\mu\text{s}$                 | -   | 2   | -   | μs   |





- (1) T2-G-
- (2) T2+ G-
- (3) T2+ G+
- (4) T2-G+

Fig 7. Normalized gate trigger voltage as a function of junction temperature

Fig 8. Normalized gate trigger current as a function of junction temperature

NXP Semiconductors Z00607MA

**Triac logic level** 



 $V_0 = 1.171 \ V$ 

 $R_s = 0.5125 \Omega$ 

(1)  $T_i = 125 \,^{\circ}\text{C}$ ; typical values

(2)  $T_j = 125 \,^{\circ}C$ ; maximum values

(3)  $T_j = 25 \,^{\circ}C$ ; maximum values

Fig 9. On-state current as a function of on-state voltage



Fig 10. Normalized latching current as a function of junction temperature



Fig 11. Normalized holding current as a function of junction temperature

# 8. Package outline

## Plastic single-ended leaded (through hole) package; 3 leads

SOT54



1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.

| OUTLINE |     | REFER | ENCES  | EUROPEAN   | ISSUE DATE                        |
|---------|-----|-------|--------|------------|-----------------------------------|
| VERSION | IEC | JEDEC | JEITA  | PROJECTION | ISSUE DATE                        |
| SOT54   |     | TO-92 | SC-43A |            | <del>-04-06-28-</del><br>04-11-16 |

Fig 12. Package outline SOT54 (TO-92)

Z00607MA\_1

**Z00607MA NXP Semiconductors** 

Triac logic level

# **Revision history**

#### Table 7. **Revision history**

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| Z00607MA_1  | 20080226     | Product data sheet | -             | -          |

## 10. Legal information

#### 10.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 10.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 10.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 10.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 11. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

200607MA\_1 © NXP B.V. 2008. All rights reserved.

**NXP Semiconductors** 

# **Z00607MA**

Triac logic level

## 12. Contents

| 1    | Product profile           |
|------|---------------------------|
| 1.1  | General description       |
| 1.2  | Features                  |
| 1.3  | Applications              |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 1     |
| 3    | Ordering information      |
| 4    | Limiting values 2         |
| 5    | Thermal characteristics 5 |
| 6    | Static characteristics 6  |
| 7    | Dynamic characteristics   |
| 8    | Package outline 9         |
| 9    | Revision history          |
| 10   | Legal information         |
| 10.1 | Data sheet status         |
| 10.2 | Definitions               |
| 10.3 | Disclaimers               |
| 10.4 | Trademarks11              |
| 11   | Contact information 11    |
| 12   | Contents                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



