

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **High-Performance 8-Bit Microcontrollers**

## Z8 Encore! XP® F0823 Series

**Product Specification** 

PS024314-0308





Warning: DO NOT USE IN LIFE SUPPORT

#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, Z8 Encore! XP, Z8 Encore! MC, Crimzon, eZ80, and ZNEO are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality.

## **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

| Date             | Revision<br>Level | Description                                                                                                                                                                                              | Page No                              |
|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| March<br>2008    | 14                | Changed title to Z8 Encore! XP F0823 Series and the contents to match the title.                                                                                                                         | All                                  |
| December<br>2007 | 13                | Updated title from Z8 Encore! 8K and 4K Series to Z8 Encore! XP Z8F0823 Series. Updated Figure 3, Table 15, Table 35, Table 59 through Table 61, Table 119, and Part Number Suffix Designations section. | 8, 39,<br>59, 91,<br>196, and<br>226 |
| August<br>2007   | 12                | Updated Table 1, Table 16, and Program Memory section.                                                                                                                                                   | 2, 42,<br>and 13                     |
| June 2007        | 11                | Updated to combine Z8 Encore! 8K and Z8 Encore! 4K Series.                                                                                                                                               | All                                  |
| December<br>2006 | 10                | Updated Ordering Information chapter.                                                                                                                                                                    | 217                                  |

PS024314-0308 **Revision History** 



## **Table of Contents**

| Overview                                    |
|---------------------------------------------|
| Features 1                                  |
| Part Selection Guide                        |
| Block Diagram                               |
| CPU and Peripheral Overview                 |
| eZ8 CPU Features                            |
| General-Purpose I/O                         |
| Flash Controller                            |
| 10-Bit Analog-to-Digital Converter          |
| Analog Comparator                           |
| Universal Asynchronous Receiver/Transmitter |
| Timers 5                                    |
| Interrupt Controller 5                      |
| Reset Controller                            |
| On-Chip Debugger                            |
| Pin Description                             |
| Available Packages                          |
| Pin Configurations                          |
| Signal Descriptions 9                       |
| Pin Characteristics                         |
| Address Space                               |
| Register File                               |
| Program Memory                              |
| Data Memory                                 |
| Flash Information Area                      |
| Register Map                                |
| Reset and Stop Mode Recovery                |
| Reset Types                                 |
| Reset Sources                               |
| Power-On Reset                              |
| Voltage Brownout Reset                      |
| Watchdog Timer Reset                        |
| External Reset Input                        |
| External Reset Indicator                    |





|      | nterrupt Vectors and Priority                            |    |
|------|----------------------------------------------------------|----|
|      | nterrupt Assertion                                       |    |
|      | Software Interrupt Assertion                             |    |
| V    | Vatchdog Timer Interrupt Assertion                       | 57 |
|      | rupt Control Register Definitions                        |    |
| l:   | nterrupt Request 0 Register                              | 58 |
|      | nterrupt Request 1 Register                              |    |
|      | nterrupt Request 2 Register                              |    |
|      | RQ0 Enable High and Low Bit Registers                    |    |
|      | RQ1 Enable High and Low Bit Registers                    |    |
|      | RQ2 Enable High and Low Bit Registers                    |    |
|      | nterrupt Edge Select Register                            |    |
|      | Shared Interrupt Select Register                         |    |
|      | nterrupt Control Register                                |    |
| Time | ers                                                      | 67 |
| Arch | itecture                                                 | 67 |
| Ope  | ration                                                   | 68 |
| Т    | Fimer Operating Modes                                    | 68 |
| F    | Reading the Timer Count Values                           | 79 |
| 7    | Timer Pin Signal Operation                               | 79 |
| Time | er Control Register Definitions                          | 80 |
| Т    | Fimer 0–1 High and Low Byte Registers                    | 80 |
| Т    | Timer Reload High and Low Byte Registers                 | 80 |
| Т    | Timer 0-1 PWM High and Low Byte Registers                | 81 |
| 7    | Fimer 0–1 Control Registers                              | 82 |
| Wate | chdog Timer                                              | 87 |
|      | ration                                                   |    |
| •    | Vatchdog Timer Refresh                                   |    |
|      | Vatchdog Timer Time-Out Response                         |    |
|      | Vatchdog Timer Reload Unlock Sequence                    |    |
|      | chdog Timer Control Register Definitions                 |    |
|      | Vatchdog Timer Control Register                          |    |
|      | Vatchdog Timer Reload Upper, High and Low Byte Registers |    |
|      | versal Asynchronous Receiver/Transmitter                 |    |
|      | itecture                                                 |    |
|      |                                                          |    |
| •    |                                                          | 94 |
|      | Data Format                                              |    |
|      | Fransmitting Data using the Polled Method                |    |
| I    | ransmitting Data using the Interrupt-Driven Method       | 90 |



| Receiving Data using the Polled Method                | . 97 |
|-------------------------------------------------------|------|
| Receiving Data using the Interrupt-Driven Method      | . 98 |
| Clear To Send (CTS) Operation                         | . 99 |
| MULTIPROCESSOR (9-Bit) Mode                           | . 99 |
| External Driver Enable                                | 101  |
| UART Interrupts                                       |      |
| UART Baud Rate Generator                              | 103  |
| UART Control Register Definitions                     | 104  |
| UART Transmit Data Register                           | 104  |
| UART Receive Data Register                            |      |
| UART Status 0 Register                                |      |
| UART Status 1 Register                                |      |
| UART Control 0 and Control 1 Registers                |      |
| UART Address Compare Register                         |      |
| UART Baud Rate High and Low Byte Registers            |      |
| Infrared Encoder/Decoder                              | 113  |
| Architecture                                          | 113  |
| Operation                                             | 113  |
| Transmitting IrDA Data                                | 114  |
| Receiving IrDA Data                                   | 115  |
| Infrared Encoder/Decoder Control Register Definitions | 116  |
| Analog-to-Digital Converter                           | 117  |
| Architecture                                          | 117  |
| Operation                                             | 118  |
| Data Format                                           | 118  |
| Automatic Powerdown                                   | 119  |
| Single-Shot Conversion                                | 119  |
| Continuous Conversion                                 | 120  |
| Interrupts                                            |      |
| Calibration and Compensation                          | 121  |
| ADC Control Register Definitions                      | 122  |
| ADC Control Register 0                                |      |
| ADC Control/Status Register 1                         |      |
| ADC Data High Byte Register                           |      |
| ADC Data Low Bits Register                            |      |
| Comparator                                            | 127  |
| Operation                                             | 127  |
| Comparator Control Register Definitions               | 127  |
| Flash Memory                                          | 129  |
|                                                       |      |



|    |   |   | i |
|----|---|---|---|
| \/ | ı | ı | ı |
| v  | ı |   | ı |

| Flash Information Area                                       | 130 |
|--------------------------------------------------------------|-----|
| Operation                                                    | 131 |
| Flash Operation Timing Using the Flash Frequency Registers   | 133 |
| Flash Code Protection Against External Access                | 133 |
| Flash Code Protection Against Accidental Program and Erasure | 133 |
| Byte Programming                                             | 135 |
| Page Erase                                                   |     |
| Mass Erase                                                   |     |
| Flash Controller Bypass                                      |     |
| Flash Controller Behavior in DEBUG Mode                      |     |
| Flash Control Register Definitions                           |     |
| Flash Control Register                                       |     |
| Flash Status Register                                        |     |
| Flash Page Select Register                                   |     |
| Flash Sector Protect Register                                |     |
| Flash Frequency High and Low Byte Registers                  | 139 |
| Flash Option Bits                                            | 141 |
| Operation                                                    | 141 |
| Option Bit Configuration By Reset                            |     |
| Option Bit Types                                             |     |
| Reading the Flash Information Page                           | 143 |
| Flash Option Bit Control Register Definitions                |     |
| Trim Bit Address Register                                    | 143 |
| Trim Bit Data Register                                       | 144 |
| Flash Option Bit Address Space                               | 144 |
| Flash Program Memory Address 0000H                           | 144 |
| Flash Program Memory Address 0001H                           | 145 |
| Trim Bit Address Space                                       | 146 |
| Trim Bit Address 0000H—Reserved                              |     |
| Trim Bit Address 0001H—Reserved                              | 146 |
| Trim Bit Address 0002H                                       |     |
| Trim Bit Address 0003H—Reserved                              |     |
| Trim Bit Address 0004H—Reserved                              |     |
| Zilog Calibration Data                                       |     |
|                                                              | 147 |
|                                                              | 148 |
| Randomized Lot Identifier                                    | 149 |
| On-Chip Debugger                                             | 151 |
| Architecture                                                 | 151 |



| Operation                                               |
|---------------------------------------------------------|
| OCD Interface                                           |
| DEBUG Mode                                              |
| OCD Data Format                                         |
| OCD Serial Errors                                       |
| OCD Unlock Sequence (8-Pin Devices Only)                |
| Breakpoints                                             |
| Runtime Counter                                         |
| On-Chip Debugger Commands                               |
| On-Chip Debugger Control Register Definitions           |
| OCD Control Register                                    |
| OCD Status Register                                     |
| Oscillator Control 165                                  |
| Operation                                               |
| System Clock Selection                                  |
| Clock Failure Detection and Recovery                    |
| Oscillator Control Register Definitions                 |
| Internal Precision Oscillator                           |
| Operation                                               |
| eZ8 CPU Instruction Set 171                             |
| Assembly Language Programming Introduction              |
| Assembly Language Syntax                                |
| eZ8 CPU Instruction Notation                            |
| eZ8 CPU Instruction Classes                             |
| eZ8 CPU Instruction Summary                             |
| Opcode Maps                                             |
| Electrical Characteristics                              |
| Absolute Maximum Ratings                                |
| DC Characteristics                                      |
| AC Characteristics                                      |
| On-Chip Peripheral AC and DC Electrical Characteristics |
| General Purpose I/O Port Input Data Sample Timing       |
| General Purpose I/O Port Output Timing                  |
| On-Chip Debugger Timing                                 |
| UART Timing                                             |
| Packaging 209                                           |

# Z8 Encore! XP® F0823 Series | Product Specification



| Ordering Information            | 217 |
|---------------------------------|-----|
| Part Number Suffix Designations | 226 |
| Index                           | 227 |
| Customer Support                | 237 |

### **Overview**

Zilog's Z8 Encore! XP<sup>®</sup> microcontroller unit (MCU) family of products are the first Zilog<sup>®</sup> microcontroller products based on the 8-bit eZ8 CPU core. Z8 Encore! XP F0823 Series products expand upon Zilog's extensive line of 8-bit microcontrollers. The Flash in-circuit programming capability allows for faster development time and program changes in the field. The new eZ8 CPU is upward compatible with existing Z8<sup>®</sup> instructions. The rich peripheral set of Z8 Encore! XP F0823 Series makes it suitable for a variety of applications including motor control, security systems, home appliances, personal electronic devices, and sensors.

#### **Features**

The key features of Z8 Encore! XP F0823 Series include:

- 5 MHz eZ8 CPU
- 1 KB, 2 KB, 4 KB, or 8 KB Flash memory with in-circuit programming capability
- 256 B, 512 B, or 1 KB register RAM
- 6 to 24 I/O pins depending upon package
- Internal precision oscillator (IPO)
- Full-duplex UART
- The universal asynchronous receiver/transmitter (UART) baud rate generator (BRG) can be configured and used as a basic 16-bit timer
- Infrared data association (IrDA)-compliant infrared encoder/decoders, integrated with UART
- Two enhanced 16-bit timers with capture, compare, and PWM capability
- Watchdog Timer (WDT) with dedicated internal RC oscillator
- On-Chip Debugger (OCD)
- Optional 8-channel, 10-bit Analog-to-Digital Converter (ADC)
- On-Chip analog comparator
- Up to 20 vectored interrupts
- Direct LED drive with programmable drive strengths
- Voltage Brownout (VBO) protection
- Power-On Reset (POR)

- 2.7 V to 3.6 V operating voltage
- Up to thirteen 5 V-tolerant input pins
- 8-, 20-, and 28-pin packages
- $0 \,^{\circ}\text{C}$  to  $+70 \,^{\circ}\text{C}$  and  $-40 \,^{\circ}\text{C}$  to  $+105 \,^{\circ}\text{C}$  for operating temperature ranges

### **Part Selection Guide**

Table 1 lists the basic features and package styles available for each device within the Z8 Encore!  $XP^{\mathbb{R}}$  F0823 Series product line.

Table 1. Z8 Encore! XP F0823 Series Family Part Selection Guide

| Part<br>Number | Flash<br>(KB) | RAM<br>(B) | I/O  | ADC<br>Inputs | Packages             |
|----------------|---------------|------------|------|---------------|----------------------|
| Z8F0823        | 8             | 1024       | 6–22 | 4–8           | 8-, 20-, and 28-pins |
| Z8F0813        | 8             | 1024       | 6–24 | 0             | 8-, 20-, and 28-pins |
| Z8F0423        | 4             | 1024       | 6–22 | 4–8           | 8-, 20-, and 28-pins |
| Z8F0413        | 4             | 1024       | 6–24 | 0             | 8-, 20-, and 28-pins |
| Z8F0223        | 2             | 512        | 6–22 | 4–8           | 8-, 20-, and 28-pins |
| Z8F0213        | 2             | 512        | 6–24 | 0             | 8-, 20-, and 28-pins |
| Z8F0123        | 1             | 256        | 6–22 | 4–8           | 8-, 20-, and 28-pins |
| Z8F0113        | 1             | 256        | 6–24 | 0             | 8-, 20-, and 28-pins |

### **Block Diagram**

Figure 1 on page 3 displays the block diagram of the architecture of Z8 Encore! XP F0823 Series devices.



Figure 1. Z8 Encore! XP® F0823 Series Block Diagram

### **CPU and Peripheral Overview**

#### eZ8 CPU Features

The eZ8 CPU, Zilog's latest 8-bit central processing unit (CPU), meets the continuing demand for faster and code-efficient microcontrollers. The eZ8 CPU executes a superset of the original Z8<sup>®</sup> instruction set. The eZ8 CPU features include:

- Direct register-to-register architecture allows each register to function as an accumulator, improving execution time and decreasing the required program memory.
- Software stack allows much greater depth in subroutine calls and interrupts than hardware stacks.
- Compatible with existing Z8 code.
- Expanded internal Register File allows access of up to 4 KB.
- New instructions improve execution efficiency for code developed using higher-level programming languages, including C.
- Pipelined instruction fetch and execution.
- New instructions for improved performance including BIT, BSWAP, BTJ, CPC, LDC, LDCI, LEA, MULT, and SRL.
- New instructions support 12-bit linear addressing of the Register file.
- Up to 10 MIPS operation.
- C-Compiler friendly.
- 2 to 9 clock cycles per instruction.

For more information on eZ8 CPU, refer to eZ8 CPU Core User Manual (UM0128) available for download at <a href="https://www.zilog.com"><u>www.zilog.com</u></a>.

### General-Purpose I/O

Z8 Encore! XP F0823 Series features 6 to 24 port pins (Ports A–C) for general-purpose I/O (GPIO). The number of GPIO pins available is a function of package. Each pin is individually programmable. 5 V tolerant input pins are available on all I/Os on 8-pin devices, most I/Os on other package types.

#### Flash Controller

The Flash Controller programs and erases Flash memory. The Flash Controller supports protection against accidental program and erasure, as well as factory serialization and read protection.

#### **Internal Precision Oscillator**

The internal precision oscillator (IPO) is a trimmable clock source that requires no external components.

#### 10-Bit Analog-to-Digital Converter

The optional analog-to-digital converter (ADC) converts an analog input signal to a 10-bit binary number. The ADC accepts inputs from eight different analog input pins in both single-ended and differential modes.

#### **Analog Comparator**

The analog comparator compares the signal at an input pin with either an internal programmable voltage reference or a second input pin. The comparator output can be used to drive either an output pin or to generate an interrupt.

### **Universal Asynchronous Receiver/Transmitter**

The UART is full-duplex and capable of handling asynchronous data transfers. The UART supports 8- and 9-bit data modes and selectable parity. The UART also supports multi-drop address processing in hardware. The UART baud rate generator can be configured and used as a basic 16-bit timer.

#### **Timers**

Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and operate in ONE-SHOT, CONTINUOUS, GATED, CAPTURE, CAPTURE RESTART, COMPARE, CAPTURE AND COMPARE, PWM SINGLE OUTPUT, and PWM DUAL OUTPUT modes.

### **Interrupt Controller**

Z8 Encore! XP<sup>®</sup> F0823 Series products support up to 20 interrupts. These interrupts consist of eight internal peripheral interrupts and 12 general-purpose I/O pin interrupt sources. The interrupts have three levels of programmable interrupt priority.

zilog

#### **Reset Controller**

Z8 Encore! XP<sup>®</sup> F0823 Series products can be reset using the RESET pin, POR, WDT time-out, STOP mode exit, or Voltage Brownout warning signal. The RESET pin is bidirectional, that is, it functions as reset source as well as a reset indicator.

### **On-Chip Debugger**

Z8 Encore! XP F0823 Series products feature an integrated On-Chip Debugger. The OCD provides a rich-set of debugging capabilities, such as reading and writing registers, programming Flash memory, setting breakpoints and executing code. A single-pin interface provides communication to the OCD.

## **Pin Description**

Z8 Encore! XP<sup>®</sup> F0823 Series products are available in a variety of package styles and pin configurations. This chapter describes the signals and pin configurations available for each of the package styles. For information on physical package specifications, see Packaging on page 209.

### **Available Packages**

Table 2 lists the package styles that are available for each device in the Z8 Encore! XP F0823 Series product line.

Table 2. Z8 Encore! XP F0823 Series Package Options

| Part<br>Number | ADC | 8-pin<br>PDIP | 8-pin<br>SOIC | 20-pin<br>PDIP | 20-pin<br>SOIC | 20-pin<br>SSOP | 28-pin<br>PDIP | 28-pin<br>SOIC | 28-pin<br>SSOP | 8-pin QFN/<br>MLF-S |
|----------------|-----|---------------|---------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------------|
| Z8F0823        | Yes | Χ             | Х             | Χ              | Χ              | Х              | Х              | Х              | Х              | Х                   |
| Z8F0813        | No  | Χ             | Χ             | Χ              | Χ              | X              | Х              | Χ              | Х              | Х                   |
| Z8F0423        | Yes | Χ             | Х             | Χ              | Χ              | Х              | Х              | Χ              | Х              | Х                   |
| Z8F0413        | No  | Χ             | Χ             | Χ              | Χ              | Х              | Х              | Х              | Х              | Х                   |
| Z8F0223        | Yes | Χ             | Х             | Χ              | Χ              | Х              | Х              | Χ              | Х              | Х                   |
| Z8F0213        | No  | Χ             | Х             | Χ              | Χ              | Х              | Х              | Χ              | Х              | Х                   |
| Z8F0123        | Yes | Χ             | Х             | Χ              | Χ              | Х              | Х              | Χ              | Х              | Х                   |
| Z8F0113        | No  | Х             | Χ             | Х              | Х              | Х              | Х              | Х              | Х              | Х                   |

### **Pin Configurations**

Figure 2 through Figure 4 displays the pin configurations for all packages available in the Z8 Encore! XP F0823 Series. For description of signals, see Table 3. The analog input alternate functions (ANAx) are not available on the Z8F0x13 devices. The analog supply pins (AV $_{DD}$  and AV $_{SS}$ ) are also not available on these parts, and are replaced by PB6 and PB7.

At reset, all pins of Ports A, B, and C default to an input state. In addition, any alternate functionality is not enabled, so the pins function as general-purpose input ports until programmed otherwise.

The pin configurations listed are preliminary and subject to change based on manufacturing limitations.



Figure 2. Z8F08x3, Z8F04x3, F02x3 and Z8F01x3 in 8-Pin SOIC, QFN/MLF-S, or PDIP Package\*



Figure 3. Z8F08x3, Z8F04x3, F02x3 and Z8F01x3 in 20-Pin SOIC, SSOP or PDIP Package\*



Figure 4. Z8F08x3, Z8F04x3, F02x3 and Z8F01x3 in 28-Pin SOIC, SSOP or PDIP Package\*

Note:

\*Analog input alternate functions (ANA) are not available on the Z8F0x13 devices.

## **Signal Descriptions**

Table 3 lists the Z8 Encore! XP<sup>®</sup> F0823 Series signals. To determine the signals available for the specific package styles, see Pin Configurations on page 7.

**Table 3. Signal Descriptions** 

| Signal Mnemonic                                   | I/O | Description                                                                                                                                                                                                                                                                                             |  |  |  |
|---------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| General-Purpose I/O Ports A–D                     |     |                                                                                                                                                                                                                                                                                                         |  |  |  |
| PA[7:0]                                           | I/O | Port A. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |  |  |  |
| PB[7:0]                                           | I/O | Port B. These pins are used for general-purpose I/O. PB6 and PB7 are available only in those devices without an ADC.                                                                                                                                                                                    |  |  |  |
| PC[7:0]                                           | I/O | Port C. These pins are used for general-purpose I/O.                                                                                                                                                                                                                                                    |  |  |  |
| Note: PB6 and PB7 are replaced by AV <sub>D</sub> |     | vailable in 28-pin packages without ADC. In 28-pin packages with ADC, they are $V_{\rm SS}$ .                                                                                                                                                                                                           |  |  |  |
| <b>UART Controllers</b>                           |     |                                                                                                                                                                                                                                                                                                         |  |  |  |
| TXD0                                              | 0   | Transmit Data. This signal is the transmit output from the UART and IrDA.                                                                                                                                                                                                                               |  |  |  |
| RXD0                                              | I   | Receive Data. This signal is the receive input for the UART and IrDA.                                                                                                                                                                                                                                   |  |  |  |
| CTS0                                              | I   | Clear To Send. This signal is the flow control input for the UART.                                                                                                                                                                                                                                      |  |  |  |
| DE                                                | 0   | Driver Enable. This signal allows automatic control of external RS-485 drivers. This signal is approximately the inverse of the TXE (Transmit Empty) bit in the UART Status 0 register. The DE signal can be used to ensure the external RS-485 driver is enabled when data is transmitted by the UART. |  |  |  |
| Timers                                            |     |                                                                                                                                                                                                                                                                                                         |  |  |  |
| T0OUT/T1OUT                                       | 0   | Timer Output 0–1. These signals are output from the timers.                                                                                                                                                                                                                                             |  |  |  |
| T00UT/T10UT                                       | 0   | Timer Complement Output 0–1. These signals are output from the timers in PWM Dual Output mode.                                                                                                                                                                                                          |  |  |  |
| T0IN/T1IN                                         | I   | Timer Input 0–1. These signals are used as the capture, gating and counter inputs. The TOIN signal is multiplexed TOOUT signals.                                                                                                                                                                        |  |  |  |
| Comparator                                        |     |                                                                                                                                                                                                                                                                                                         |  |  |  |
| CINP/CINN                                         | I   | Comparator Inputs. These signals are the positive and negative inputs to the comparator.                                                                                                                                                                                                                |  |  |  |
| COUT                                              | 0   | Comparator Output. This is the output of the comparator.                                                                                                                                                                                                                                                |  |  |  |

**Table 3. Signal Descriptions (Continued)** 

| I/O | Description                                                                                                                                                                                                           |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|     |                                                                                                                                                                                                                       |  |  |  |
| I   | Analog port. These signals are used as inputs to the ADC. The ANA0, ANA1, and ANA2 pins can also access the inputs and output of the integrated transimpedance amplifier.                                             |  |  |  |
| I/O | Analog-to-Digital Converter reference voltage input.                                                                                                                                                                  |  |  |  |
|     |                                                                                                                                                                                                                       |  |  |  |
| I   | Clock Input Signal. This pin can be used to input a TTL-level signal to be used as the system clock.                                                                                                                  |  |  |  |
|     |                                                                                                                                                                                                                       |  |  |  |
| 0   | Direct LED drive capability. All port C pins have the capability to drive an LED without any other external components. These pins have programmable drive strengths set by the GPIO block.                           |  |  |  |
|     |                                                                                                                                                                                                                       |  |  |  |
| I/O | Debug. This signal is the control and data input and output to and from the OCD.                                                                                                                                      |  |  |  |
|     | Caution: The DBG pin is open-drain and requires an external pull-<br>up resistor to ensure proper operation.                                                                                                          |  |  |  |
|     |                                                                                                                                                                                                                       |  |  |  |
| I/O | RESET. Generates a reset when asserted (driven Low). Also serves as a reset indicator; the Z8 Encore! XP forces this pin Low when in reset. This pin is open-drain and features an enabled internal pull-up resistor. |  |  |  |
|     |                                                                                                                                                                                                                       |  |  |  |
| I   | Digital Power Supply.                                                                                                                                                                                                 |  |  |  |
| I   | Analog Power Supply.                                                                                                                                                                                                  |  |  |  |
| I   | Digital Ground.                                                                                                                                                                                                       |  |  |  |
| ı   | Analog Ground.                                                                                                                                                                                                        |  |  |  |
|     | I/O  I /O  I/O                                                                                                                                                                                                        |  |  |  |

### **Pin Characteristics**

Table 4 provides detailed information about the characteristics for each pin available on Z8 Encore! XP F0823 Series 20- and 28-pin devices. Data in Table 4 is sorted alphabetically by the pin symbol mnemonic.

Table 5 provides detailed information about the characteristics for each pin available on Z8 Encore!  $XP^{\text{(R)}}$  F0823 Series 8-pin devices.

Note:

All six I/O pins on the 8-pin packages are 5 V-tolerant (unless the pull-up devices are enabled). The column in Table 4 below describes 5 V-tolerance for the 20- and 28-pin packages only.

Table 4. Pin Characteristics (20- and 28-pin Devices)

|                    |           |                               | Active<br>Low or          |                    |                                  | Schmitt-         |                        |                  |
|--------------------|-----------|-------------------------------|---------------------------|--------------------|----------------------------------|------------------|------------------------|------------------|
| Symbol<br>Mnemonic | Direction | Reset<br>Direction            | Active<br>High            | Tristate<br>Output | Internal Pull-up<br>or Pull-down | Trigger<br>Input | Open Drain<br>Output   | 5 V<br>Tolerance |
| AVDD               | N/A       | N/A                           | N/A                       | N/A                | N/A                              | N/A              | N/A                    | N/A              |
| AVSS               | N/A       | N/A                           | N/A                       | N/A                | N/A                              | N/A              | N/A                    | NA               |
| DBG                | I/O       | I                             | N/A                       | Yes                | No                               | Yes              | Yes                    | Yes              |
| PA[7:0]            | I/O       | 1                             | N/A                       | Yes                | Programmable<br>Pull-up          | Yes              | Yes,<br>Programmable   | PA[7:2]<br>only  |
| PB[7:0]            | I/O       | 1                             | N/A                       | Yes                | Programmable<br>Pull-up          | Yes              | Yes,<br>Programmable   | PB[7:6]<br>only  |
| PC[7:0]            | I/O       | 1                             | N/A                       | Yes                | Programmable<br>Pull-up          | Yes              | Yes,<br>Programmable   | PC[7:3]<br>only  |
| RESET              | I/O       | I/O<br>(defaults<br>to RESET) | Low (in<br>Reset<br>mode) | Yes (PD0 only)     | Always on for<br>RESET           | Yes              | Always on for<br>RESET | Yes              |
| VDD                | N/A       | N/A                           | N/A                       | N/A                |                                  |                  | N/A                    | N/A              |
| VSS                | N/A       | N/A                           | N/A                       | N/A                |                                  |                  | N/A                    | N/A              |

**Note:** *PB6 and PB7 are available only in the devices without ADC.* 

**Table 5. Pin Characteristics (8-Pin Devices)** 

| Symbol<br>Mnemonic | Direction | Reset<br>Direction                                                      | Active Low<br>or Active<br>High | Tristate<br>Output | Internal Pull-up<br>or Pull-down                | Schmitt-<br>Trigger<br>Input | Open Drain<br>Output                            | 5 V<br>Tolerance                   |
|--------------------|-----------|-------------------------------------------------------------------------|---------------------------------|--------------------|-------------------------------------------------|------------------------------|-------------------------------------------------|------------------------------------|
| PA0/DBG            | I/O       | I (but can<br>change<br>during<br>reset if key<br>sequence<br>detected) | N/A                             | Yes                | Programmable<br>Pull-up                         | Yes                          | Yes,<br>Programmable                            | Yes, unless<br>pull-ups<br>enabled |
| PA1                | I/O       | I                                                                       | N/A                             | Yes                | Programmable<br>Pull-up                         | Yes                          | Yes,<br>Programmable                            | Yes, unless<br>pull-ups<br>enabled |
| RESET/<br>PA2      | I/O       | I/O<br>(defaults<br>to RESET)                                           | N/A                             | Yes                | Programmable<br>for PA2; always<br>on for RESET | Yes                          | Programmable<br>for PA2; always<br>on for RESET | Yes, unless<br>pull-ups<br>enabled |
| PA[5:3]            | I/O       | I                                                                       | N/A                             | Yes                | Programmable<br>Pull-up                         | Yes                          | Yes,<br>Programmable                            | Yes, unless<br>pull-ups<br>enabled |
| VDD                | N/A       | N/A                                                                     | N/A                             | N/A                | N/A                                             | N/A                          | N/A                                             | N/A                                |
| VSS                | N/A       | N/A                                                                     | N/A                             | N/A                | N/A                                             | N/A                          | N/A                                             | N/A                                |

## **Address Space**

The eZ8 CPU can access three distinct address spaces:

- The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral, and general-purpose I/O port control registers.
- The Program Memory contains addresses for all memory locations having executable code and/or data.
- The Data Memory contains addresses for all memory locations that contain data only.

These three address spaces are covered briefly in the following subsections. For more detailed information regarding the eZ8 CPU and its address space, refer to eZ8 CPU Core User Manual (UM0128) available for download at www.zilog.com.

### **Register File**

The Register File address space in the Z8 Encore! XP® MCU is 4 KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as sources are read, and registers defined as destinations are written. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 4 KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256 B control register section are reserved (unavailable). Reading from a reserved Register File address returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results.

The on-chip RAM always begins at address <code>000H</code> in the Register File address space. Z8 Encore! XP F0823 Series devices contain 256 B-1 KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.

### **Program Memory**

The eZ8 CPU supports 64 KB of Program Memory address space. Z8 Encore! XP F0823 Series devices contain 1 KB to 8 KB of on-chip Flash memory in the Program Memory address space. Reading from Program Memory addresses outside the available Flash

PS024314-0308 Address Space

zilog 14

memory addresses returns FFH. Writing to these unimplemented Program Memory addresses produces no effect. Table 6 describes the Program Memory maps for the Z8 Encore! XP® F0823 Series products.

Table 6. Z8 Encore! XP F0823 Series Program Memory Maps

| Program Memory Address (Hex) | Function                 |  |  |  |
|------------------------------|--------------------------|--|--|--|
| Z8F0823 and Z8F0813 Products |                          |  |  |  |
| 0000–0001                    | Flash Option Bits        |  |  |  |
| 0002–0003                    | Reset Vector             |  |  |  |
| 0004–0005                    | WDT Interrupt Vector     |  |  |  |
| 0006–0007                    | Illegal Instruction Trap |  |  |  |
| 0008–0037                    | Interrupt Vectors*       |  |  |  |
| 0038-003D                    | Oscillator Fail Traps*   |  |  |  |
| 003E-0FFF                    | Program Memory           |  |  |  |
| Z8F0423 and Z8F0413 Products |                          |  |  |  |
| 0000–0001                    | Flash Option Bits        |  |  |  |
| 0002–0003                    | Reset Vector             |  |  |  |
| 0004–0005                    | WDT Interrupt Vector     |  |  |  |
| 0006–0007                    | Illegal Instruction Trap |  |  |  |
| 0008–0037                    | Interrupt Vectors*       |  |  |  |
| 0038-003D                    | Oscillator Fail Traps*   |  |  |  |
| 003E-0FFF                    | Program Memory           |  |  |  |
| Z8F0223 and Z8F0213 Products |                          |  |  |  |
| 0000–0001                    | Flash Option Bits        |  |  |  |
| 0002–0003                    | Reset Vector             |  |  |  |
| 0004–0005                    | WDT Interrupt Vector     |  |  |  |
| 0006–0007                    | Illegal Instruction Trap |  |  |  |
| 0008–0037                    | Interrupt Vectors*       |  |  |  |
| 0038-003D                    | Oscillator Fail Traps*   |  |  |  |
| 003E-07FF                    | Program Memory           |  |  |  |
| Z8F0123 and Z8F0113 Products |                          |  |  |  |
| 0000–0001                    | Flash Option Bits        |  |  |  |
|                              |                          |  |  |  |

PS024314-0308 Address Space

Table 6. Z8 Encore! XP F0823 Series Program Memory Maps (Continued)

| Program Memory Address (Hex)                                            | Function                 |  |  |  |
|-------------------------------------------------------------------------|--------------------------|--|--|--|
| 0002–0003                                                               | Reset Vector             |  |  |  |
| 0004–0005                                                               | WDT Interrupt Vector     |  |  |  |
| 0006–0007                                                               | Illegal Instruction Trap |  |  |  |
| 0008–0037                                                               | Interrupt Vectors*       |  |  |  |
| 0038-003D                                                               | Oscillator Fail Traps*   |  |  |  |
| 003E-03FF                                                               | Program Memory           |  |  |  |
| *See Table 33 on page 54 for a list of the interrupt vectors and traps. |                          |  |  |  |

### **Data Memory**

Z8 Encore!  $XP^{\circledR}$  F0823 Series does not use the eZ8 CPU's 64 KB Data Memory address space.

### Flash Information Area

Table 7 lists the Z8 Encore! XP F0823 Series Flash Information Area. This 128 B Information Area is accessed by setting bit 7 of the Flash Page Select Register to 1. When access is enabled, the Flash Information Area is mapped into the Program Memory and overlays the 128 bytes at addresses FE00H to FF7FH. When the Information Area access is enabled, all reads from these Program Memory addresses return the Information Area data rather than the Program Memory data. Access to the Flash Information Area is read-only.

Table 7. Z8 Encore! XP F0823 Series Flash Memory Information Area Map

| Program Memory Address<br>(Hex) | Function                                                                                   |
|---------------------------------|--------------------------------------------------------------------------------------------|
| FE00-FE3F                       | Zilog Option Bits.                                                                         |
| FE40-FE53                       | Part Number.<br>20-character ASCII alphanumeric code<br>Left justified and filled with FH. |
| FE54–FE5F                       | Reserved.                                                                                  |
| FE60-FE7F                       | Zilog Calibration Data.                                                                    |
| FE80-FFFF                       | Reserved.                                                                                  |

PS024314-0308 Address Space