Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### **Z8 GP<sup>TM</sup> Microcontrollers** ## **ZGP323L OTP MCU Family** **Preliminary Product Specification** PS023702-1004 This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact: #### **ZiLOG Worldwide Headquarters** 532 Race Street San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated. #### **Document Disclaimer** ©2004 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights. #### iii ## **Table of Contents** | Development Features | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Description | | Pin Description 4 | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions 16 XTAL1 Crystal 1 (Time-Based Input) 16 XTAL2 Crystal 2 (Time-Based Output) 16 Port 0 (P07–P00) 16 Port 1 (P17–P10) 17 Port 2 (P27–P20) 18 Port 3 (P37–P30) 19 RESET (Input, Active Low) 23 | | Functional Description23Program Memory23RAM23Expanded Register File24Register File28Stack29Timers30Counter/Timer Functional Blocks38 | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) 69 | | Standard Control Registers | | Package Information | | Ordering Information | | Precharacterization Product 95 | #### iv ## List of Figures | Figure 1. | Functional Block Diagram | 3 | |------------|-------------------------------------------------|----| | Figure 2. | Counter/Timers Diagram | 4 | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 5 | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 6 | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | 7 | | Figure 6. | 48-Pin SSOP Pin Configuration | 8 | | Figure 7. | Test Load Diagram | 10 | | Figure 8. | AC Timing Diagram | 14 | | Figure 9. | Port 0 Configuration | 17 | | Figure 10. | Port 1 Configuration | 18 | | Figure 11. | Port 2 Configuration | 19 | | Figure 12. | Port 3 Configuration | 20 | | Figure 13. | Port 3 Counter/Timer Output Configuration | 22 | | Figure 14. | Program Memory Map (32K OTP) | 24 | | Figure 15. | Expanded Register File Architecture | 26 | | • | Register Pointer | | | Figure 17. | Register Pointer—Detail | 29 | | Figure 18. | Glitch Filter Circuitry | 38 | | • | Transmit Mode Flowchart 3 | | | Figure 20. | 8-Bit Counter/Timer Circuits | 40 | | Figure 21. | T8_OUT in Single-Pass Mode | 41 | | Figure 22. | T8_OUT in Modulo-N Mode | 41 | | Figure 23. | Demodulation Mode Count Capture Flowchart | 42 | | - | Demodulation Mode Flowchart | | | - | 16-Bit Counter/Timer Circuits | | | Figure 26. | T16_OUT in Single-Pass Mode | 45 | | Figure 27. | T16_OUT in Modulo-N Mode | 45 | | Figure 28. | Ping-Pong Mode Diagram | 47 | | Figure 29. | Output Circuit | 47 | | Figure 30. | Interrupt Block Diagram | 49 | | Figure 31. | Oscillator Configuration | 51 | | - | Port Configuration Register (PCON) (Write Only) | | | Figure 33. | STOP Mode Recovery Register | 55 | | Figure 34 | SCLK Circuit | 56 | # Z8 GP<sup>TM</sup> OTP MCU Family Product Specification | Figure 35. | Stop Mode Recovery Source | 57 | |------------|--------------------------------------------------------------------------------------------------------------|----| | Figure 36. | Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only) . | 59 | | Figure 37. | Watch-Dog Timer Mode Register (Write Only) | 60 | | Figure 38. | Resets and WDT | 61 | | Figure 39. | TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) | 64 | | Figure 40. | T8 and T16 Common Control Functions ((0D)01H: Read/Write) | 65 | | Figure 41. | T16 Control Register ((0D) 2H: Read/Write Except Where Noted) . | 67 | | Figure 42. | T8/T16 Control Register (0D)03H: Read/Write | | | | (Except Where Noted) | | | | Voltage Detection Register | | | _ | Port Configuration Register (PCON)(0F)00H: Write Only) | 70 | | Figure 45. | Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, | 71 | | Eiguro 16 | D7=Read Only) | | | | Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only) Watch Dag Timer Register ((0F) 0FH; Write Only) | | | • | Watch-Dog Timer Register ((0F) 0FH: Write Only) | | | • | Port 2 Mode Register (F7H: Write Only) | | | • | Port 3 Mode Register (F7H: Write Only) | | | _ | Port 0 and 1 Mode Register (F8H: Write Only) | | | • | Interrupt Priority Register (F9H: Write Only) | | | _ | Interrupt Request Register (FAH: Read/Write) | | | • | Interrupt Mask Register (FBH: Read/Write) | | | • | Flag Register (FCH: Read/Write) | | | | Register Pointer (FDH: Read/Write) | | | • | Stack Pointer High (FEH: Read/Write) | | | • | Stack Pointer Low (FFH: Read/Write) | | | | 20-Pin CDIP Package | | | • | 20-Pin PDIP Package Diagram | | | - | 20-Pin SSOP Package Diagram | | | | 28-Pin CDIP Package | | | O | 28-Pin SOIC Package Diagram | | | _ | 28-Pin PDIP Package Diagram | | | _ | 28-Pin SSOP Package Diagram | | | • | 40-Pin CDIP Package | | | - | 40-Pin PDIP Package Diagram | | | | 48-Pin SSOP Package Design | | #### νi ## List of Tables | Table 1. | Features 1 | |-----------|-------------------------------------------------| | Table 2. | Power Connections | | Table 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification | | Table 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification | | Table 5. | 40- and 48-Pin Configuration | | Table 6. | Absolute Maximum Ratings | | Table 7. | Capacitance | | Table 8. | DC Characteristics | | Table 9. | EPROM/OTP Characteristics | | Table 10. | AC Characteristics | | Table 11. | Port 3 Pin Function Summary | | Table 12. | CTR0(D)00H Counter/Timer8 Control Register | | Table 13. | CTR1(0D)01H T8 and T16 Common Functions | | Table 14. | CTR2(D)02H: Counter/Timer16 Control Register 36 | | Table 15. | CTR3 (D)03H: T8/T16 Control Register | | Table 16. | Interrupt Types, Sources, and Vectors 50 | | Table 17. | IRQ Register 50 | | Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* | | Table 19. | Stop Mode Recovery Source | | Table 20. | Watch-Dog Timer Time Select 61 | | Table 21. | EPROM Selectable Options | #### **Development Features** Table 1 lists the features of ZiLOG®'s Z8 GP<sup>TM</sup> OTP MCU Family family members. Table 1. Features | Device | OTP (KB) | RAM (Bytes) | I/O Lines | Voltage Range | |---------------------------|--------------|-------------|--------------|---------------| | ZGP323L OTP MCU<br>Family | 4, 8, 16, 32 | 237 | 32, 24 or 16 | 2.0V-3.6V | - Low power consumption–6mW (typical) - T = Temperature - $S = Standard 0^{\circ} to +70^{\circ}C$ - $E = Extended -40^{\circ} to +105^{\circ}C$ - $A = Automotive -40^{\circ} to +125^{\circ}C$ - Three standby modes: - STOP—2μA (typical) - HALT—0.8mA (typical) - Low voltage reset - Special architecture to automate both generation and reception of complex pulses or signals: - One programmable 8-bit counter/timer with two capture registers and two load registers - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair - Programmable input glitch filter for pulse reception - Six priority interrupts - Three external - Two assigned to counter/timers - One low-voltage detection interrupt - Low voltage detection and high voltage detection flags - Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits - Two independent comparators with programmable interrupt polarity - Programmable EPROM options - Port 0: 0–3 pull-up transistors - Port 0: 4–7 pull-up transistors - Port 1: 0–3 pull-up transistors - Port 1: 4–7 pull-up transistors - Port 2: 0–7 pull-up transistors - EPROM Protection - WDT enabled at POR - **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$ ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$ ±50% at V<sub>CC</sub>=2 V. #### **General Description** The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors. The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications. There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D). To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages. Note: All signals with an overline, " ", are active Low. For example, B/W, in which WORD is active Low, and B/W, in which BYTE is active Low. Power connections use the conventional descriptions listed in Table 2. **Table 2. Power Connections** | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>CC</sub> | $V_{DD}$ | | | Ground | GND | V <sub>SS</sub> | | Note: Refer to the specific package for available pins. Figure 1. Functional Block Diagram Figure 2. Counter/Timers Diagram #### **Pin Description** The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 5. For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production. Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|------------------------------------------------------|---------------------------------------------| | 1–3 | P25-P27 | Port 2, Bits 5,6,7 | Input/Output | | 4 | P07 | Port 0, Bit 7 | Input/Output | | 5 | V <sub>DD</sub> | Power Supply | | | 6 | XTAL2 | Crystal Oscillator Clock | Output | | 7 | XTAL1 | Crystal Oscillator Clock | Input | | 8–10 | P31–P33 | Port 3, Bits 1,2,3 | Input | | 11,12 | P34. P36 | Port 3, Bits 4,6 | Output | | 13 | P00/Pref1/P30 | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 | | 14 | P01 | Port 0, Bit 1 | Input/Output | | 15 | $V_{SS}$ | Ground | | | 16–20 | P20-P24 | Port 2, Bits 0,1,2,3,4 | Input/Output | Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin | Symbol | Direction | Description | |-------|--------------|--------------|----------------------------------------------------------| | 1-3 | P25-P27 | Input/Output | Port 2, Bits 5,6,7 | | 4-7 | P04-P07 | Input/Output | Port 0, Bits 4,5,6,7 | | 8 | $V_{DD}$ | | Power supply | | 9 | XTAL2 | Output | Crystal, oscillator clock | | 10 | XTAL1 | Input | Crystal, oscillator clock | | 11-13 | P31-P33 | Input | Port 3, Bits 1,2,3 | | 14 | P34 | Output | Port 3, Bit 4 | | 15 | P35 | Output | Port 3, Bit 5 | | 16 | P37 | Output | Port 3, Bit 7 | | 17 | P36 | Output | Port 3, Bit 6 | | 18 | Pref1/P30 | Input | Analog ref input; connect to V <sub>CC</sub> if not used | | | Port 3 Bit 0 | | Input for Pref1/P30 | | 19-21 | P00-P02 | Input/Output | Port 0, Bits 0,1,2 | | 22 | $V_{SS}$ | | Ground | | 23 | P03 | Input/Output | Port 0, Bit 3 | | 24-28 | P20-P24 | Input/Output | Port 2, Bits 0-4 | Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. Figure 5. 40-Pin PDIP/CDIP\* Pin Configuration Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. Figure 6. 48-Pin SSOP Pin Configuration Table 5. 40- and 48-Pin Configuration | 40-Pin PDIP/CDIP* # | 48-Pin SSOP# | Symbol | |---------------------|--------------|--------| | 26 | 31 | P00 | | 27 | 32 | P01 | | 30 | 35 | P02 | | 34 | 41 | P03 | | 5 | 5 | P04 | | 6 | 7 | P05 | | 7 | 8 | P06 | | 10 | 11 | P07 | | 28 | 33 | P10 | | 29 | 34 | P11 | | 32 | 39 | P12 | Table 5. 40- and 48-Pin Configuration (Continued) | 40-Pin PDIP/CDIP* # | 48-Pin SSOP# | Symbol | |---------------------|--------------|-----------| | 33 | 40 | P13 | | 8 | 9 | P14 | | 9 | 10 | P15 | | 12 | 15 | P16 | | 13 | 16 | P17 | | 35 | 42 | P20 | | 36 | 43 | P21 | | 37 | 44 | P22 | | 38 | 45 | P23 | | 39 | 46 | P24 | | 2 | 2 | P25 | | 3 | 3 | P26 | | 4 | 4 | P27 | | 16 | 19 | P31 | | 17 | 20 | P32 | | 18 | 21 | P33 | | 19 | 22 | P34 | | 22 | 26 | P35 | | 24 | 28 | P36 | | 23 | 27 | P37 | | 20 | 23 | NC | | 40 | 47 | NC | | 1 | 1 | NC | | 21 | 25 | RESET | | 15 | 18 | XTAL1 | | 14 | 17 | XTAL2 | | 11 | 12, 13 | $V_{DD}$ | | 31 | 24, 37, 38 | $V_{SS}$ | | 25 | 29 | Pref1/P30 | | | 48 | NC | #### **Absolute Maximum Ratings** Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability. **Table 6. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|------------|---------|-------|-------| | Ambient temperature under bias | 0 | +70 | С | | | Storage temperature | -65 | +150 | С | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | ٧ | 1 | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | ٧ | | | Maximum current on input and/or inactive output pin | <b>-</b> 5 | +5 | μΑ | | | Maximum output current from active output pin | -25 | +25 | mA | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 75 | mA | | Notes: This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET. #### **Standard Test Conditions** The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7). Figure 7. Test Load Diagram ## Capacitance Table 7 lists the capacitances. Table 7. Capacitance | Parameter | Maximum | | |--------------------------------------------------------------------------------------------------|---------|--| | Input capacitance | 12pF | | | Output capacitance | 12pF | | | I/O capacitance | 12pF | | | Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, $f = 1.0$ MHz, unmeasured pins returned to GND | | | ### **DC Characteristics** **Table 8. DC Characteristics** | | | | T <sub>A</sub> = 0°C | $T_{\Delta}$ = 0°C to +70°C | | | | | |---------------------|---------------------------------------------|------------|----------------------|-----------------------------|--------------------------|----------|------------------------------------------------------------|--------------| | Symbol | Parameter | $v_{cc}$ | Min | Тур | Max | Units | Conditions | Notes | | V <sub>CC</sub> | Supply Voltage | | 2.0 | | 3.6 | V | See Note 5 | 5 | | V <sub>CH</sub> | Clock Input High<br>Voltage | 2.0-3.6 | 8.0 | | V <sub>CC</sub> +0.3 | V | Driven by External<br>Clock Generator | | | V <sub>CL</sub> | Clock Input Low<br>Voltage | 2.0-3.6 | V <sub>SS</sub> -0.3 | | 0.5 | V | Driven by External<br>Clock Generator | | | V <sub>IH</sub> | Input High Voltage | 2.0-3.6 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> +0.3 | V | | | | V <sub>IL</sub> | Input Low Voltage | 2.0-3.6 | V <sub>SS</sub> -0.3 | | 0.2 V <sub>CC</sub> | V | | | | V <sub>OH1</sub> | Output High Voltage | 2.0-3.6 | V <sub>CC</sub> -0.4 | | | V | $I_{OH} = -0.5$ mA | | | V <sub>OH2</sub> | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-3.6 | V <sub>CC</sub> -0.8 | | | V | $I_{OH} = -7mA$ | | | V <sub>OL1</sub> | Output Low Voltage | 2.0-3.6 | | | 0.4 | V | $I_{OL} = 1.0 \text{mA}$<br>$I_{OL} = 4.0 \text{mA}$ | | | V <sub>OL2</sub> | Output Low Voltage<br>(P00, P01, P36, P37) | 2.0-3.6 | | | 8.0 | V | I <sub>OL</sub> = 10mA | | | V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage | 2.0-3.6 | | | 25 | mV | | | | V <sub>REF</sub> | Comparator<br>Reference<br>Voltage | 2.0-3.6 | 0 | | V <sub>DD</sub><br>-1.75 | V | | | | I <sub>IL</sub> | Input Leakage | 2.0-3.6 | -1 | | 1 | μΑ | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled | | | loL | Output Leakage | 2.0-3.6 | <b>-1</b> | | 1 | μΑ | V <sub>IN</sub> = 0V, V <sub>CC</sub> | | | ICC | Supply Current | 2.0<br>3.6 | | | 10<br>15 | mA<br>mA | at 8.0 MHz<br>at 8.0 MHz | 1, 2<br>1, 2 | Table 8. DC Characteristics (Continued) | T <sub>A</sub> = 0°C to +70°C | | | | | | | | | | |-------------------------------|-------------------------------|----------|-----|-----|-----|-------|-----------------------------------------------------------|-------|--| | Symbol | Parameter | $v_{cc}$ | Min | Тур | Max | Units | Conditions | Notes | | | I <sub>CC1</sub> | Standby Current | 2.0 | | | 3 | mA | $V_{IN} = 0V$ , $V_{CC}$ at 8.0MHz | 1, 2 | | | | (HALT Mode) | 3.6 | | | 5 | | Same as above | 1, 2 | | | | | 2.0 | | | 2 | | Clock Divide-by-16 at 8.0MHz | 1, 2 | | | | | 3.6 | | | 4 | | Same as above | 1, 2 | | | I <sub>CC2</sub> | Standby Current (Stop | 2.0 | | | 8 | μΑ | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3 | | | | Mode) | 3.6 | | | 10 | μΑ | Same as above | 3 | | | | | 2.0 | | | 500 | μA | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$ | 3 | | | | | 3.6 | | | 800 | μA | Same as above | 3 | | | I <sub>LV</sub> | Standby Current (Low Voltage) | | | | 10 | μΑ | Measured at 1.3V | 4 | | | $V_{BO}$ | V <sub>CC</sub> Low Voltage | | | | 2.0 | V | 8MHz maximum | | | | 20 | Protection | | | | | | Ext. CLK Freq. | | | | $V_{LVD}$ | Vcc Low Voltage | | | 2.4 | | V | | | | | | Detection | | | | | | | | | | V <sub>HVD</sub> | Vcc High Voltage<br>Detection | | | 2.7 | | V | | | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - Oscillator stops when V<sub>CC</sub> falls below V<sub>BO</sub> limit. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to the V<sub>DD</sub> and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. Table 9. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 25 | | | Cycles | 1 | #### Notes: - 1. For windowed cerdip package only. - 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> #### **AC Characteristics** Figure 8 and Table 10 describe the Alternating Current (AC) characteristics. Figure 8. AC Timing Diagram **Table 10. AC Characteristics** | | | T <sub>A</sub> =0°C to +70°C<br>8.0MHz | | | | | | | |----|------------------|----------------------------------------|------------------------------------------|---------------------|---------|----------------------|-------|------------------------------| | No | Symbol | Parameter | v <sub>cc</sub> | Minimum | Maximum | Units | Notes | Mode<br>Register<br>(D1, D0) | | 1 | ТрС | Input Clock Period | 2.0-3.6 | 121 | DC | ns | 1 | | | 2 | TrC,TfC | Clock Input Rise and Fall Times | 2.0–3.6 | | 25 | ns | 1 | | | 3 | TwC | Input Clock Width | 2.0-3.6 | 37 | | ns | 1 | | | 4 | TwTinL | Timer Input<br>Low Width | 2.0<br>3.6 | 100<br>70 | | ns | 1 | | | 5 | TwTinH | Timer Input High<br>Width | 2.0–3.6 | 3TpC | | | 1 | | | 6 | TpTin | Timer Input Period | 2.0-3.6 | 8TpC | | | 1 | | | 7 | TrTin,TfTin | Timer Input Rise and Fall Timers | 2.0–3.6 | | 100 | ns | 1 | | | 8 | TwlL | Interrupt Request<br>Low Time | 2.0<br>3.6 | 100<br>70 | | ns | 1, 2 | | | 9 | TwlH | Interrupt Request<br>Input High Time | 2.0–3.6 | 5TpC | | | 1, 2 | | | 10 | Twsm | Stop-Mode<br>Recovery Width | 2.0-3.6 | 12 | | ns | 3 | | | | | Spec | | 10TpC | | | 4 | | | 11 | Tost | Oscillator<br>Start-Up Time | 2.0–3.6 | | 5TpC | | 4 | | | 12 | Twdt | Watch-Dog Timer<br>Delay Time | 2.0–3.6<br>2.0–3.6<br>2.0–3.6<br>2.0–3.6 | 5<br>10<br>20<br>80 | | ms<br>ms<br>ms<br>ms | | 0, 0<br>0, 1<br>1, 0<br>1, 1 | | 13 | T <sub>POR</sub> | Power-On Reset | 2.0-3.6 | 2.5 | 10 | ms | | | - 1. Timing Reference uses 0.9 $V_{CC}$ for a logic 1 and 0.1 $V_{CC}$ for a logic 0. 2. Interrupt request through Port 3 (P33–P31). - 3. SMR D5 = 1. - 4. SMR D5 = 0. #### **Pin Functions** #### XTAL1 Crystal 1 (Time-Based Input) This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input. #### XTAL2 Crystal 2 (Time-Based Output) This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output. #### Port 0 (P07-P00) Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register. If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port. An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select. Notes: Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode. The Port 0 direction is reset to be input following an SMR. Figure 9. Port 0 Configuration #### Port 1 (P17-P10) Port 1 (see Figure 10) Port 1 can be configured for standard port input or output mode. After POR, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register. **Note:** The Port 1 direction is reset to be input following an SMR. Figure 10. Port 1 Configuration #### Port 2 (P27-P20) Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs. Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode. Figure 11. Port 2 Configuration #### Port 3 (P37-P30) Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.