Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### ZL50019 Enhanced 2 K Digital Switch with Stratum 4E DPLL Data Sheet September 2011 Features 2048 channel x 2048 channel non-blocking digital Time Division Multiplex (TDM) switch at 8.192 and 16.384 Mbps or using a combination of ports running at 2.048, 4.096, 8.192 and 16.384 Mbps - 32 serial TDM input, 32 serial TDM output streams - Integrated Digital Phase-Locked Loop (DPLL) exceeds Telcordia GR-1244-CORE Stratum 4E specifications - Output clocks have less than 1 ns of jitter (except for the 1.544 MHz output) - DPLL provides holdover, freerun and jitter attenuation features with four independent reference source inputs - Exceptional input clock cycle to cycle variation tolerance (20 ns for all rates) - Output streams can be configured as bidirectional for connection to backplanes • ### **Ordering Information** ZL50019GAC 256 Ball PBGA Trays ZL50019QCG1 256 Lead LQFP\* Trays, Bake & Drypack ZL50019GAG2 256 Ball PBGA\*\* Trays, Bake & Drypack \*Pb Free Matte Tin \*\*Pb Free Tin/Silver/Copper -40°C to +85°C - Per-stream input and output data rate conversion selection at 2.048, 4.096, 8.192 or 16.384 Mbps. Input and output data rates can differ - Per-stream high impedance control outputs (STOHZ) for 16 output streams - Per-stream input bit delay with flexible sampling point selection - Per-stream output bit and fractional bit advancement Figure 1 - ZL50019 Functional Block Diagram Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912, France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08 - Per-channel ITU-T G.711 PCM A-Law/μ-Law Translation - · Four frame pulse and six reference clock outputs - · Three programmable delayed frame pulse outputs - Input clock: 4.096 MHz, 8.192 MHz, 16.384 MHz - Input frame pulses: 61 ns, 122 ns, 244 ns - · Per-channel constant or variable throughput delay for frame integrity and low latency applications - Per Stream (32) Bit Error Rate Test circuits complying to ITU-O.151 - · Per-channel high impedance output control - Per-channel message mode - · Control interface compatible with Intel and Motorola 16-bit non-multiplexed buses - · Connection memory block programming - Supports ST-BUS and GCI-Bus standards for input and output timing - IEEE-1149.1 (JTAG) test port - 3.3 V I/O with 5 V tolerant inputs; 1.8 V core voltage ### **Applications** - PBX and IP-PBX - · Small and medium digital switching platforms - · Remote access servers and concentrators - Wireless base stations and controllers - Multi service access platforms - Digital Loop Carriers - Computer Telephony Integration ### **Description** The ZL50019 is a maximum 2,048 x 2,048 channel non-blocking digital Time Division Multiplex (TDM) switch. It has thirty-two input streams (STio - 31) and thirty-two output streams (STio0 - 31). The device can switch 64 kbps and Nx64 kbps TDM channels from any input stream to any output stream. Each of the input and output streams can be independently programmed to operate at any of the following data rates: 2.048, 4.096, 8.192 or 16.384 Mbps. The ZL50019 provides up to sixteen high impedance control outputs (STOHZ0 - 15) to support the use of external tristate drivers for the first sixteen output streams (STio0 - 15). The output streams can be configured to operate in bi-directional mode, in which case STi0 - 31 will be ignored. The device contains two types of internal memory - data memory and connection memory. There are four modes of operation - Connection Mode, Message Mode, BER mode and high impedance mode. In Connection Mode, the contents of the connection memory define, for each output stream and channel, the source stream and channel (the actual data to be output is stored in the data memory). In Message Mode, the connection memory is used for the storage of microprocessor data. Using Zarlink's Message Mode capability, microprocessor data can be broadcast to the data output streams on a per-channel basis. This feature is useful for transferring control and status information for external circuits or other TDM devices. In BER mode the output channel data is replaced with a pseudorandom bit sequence (PRBS) from one of 32 PRBS generators that generates a 2<sup>15</sup>-1 pattern. On the input side channels can be routed to one of 32 bit error detectors. In high impedance mode the selected output channel can be put into a high impedance state. When the device is operating as a timing master, the internal digital PLL is in use. In this mode, an external 20.000 MHz crystal is required for the on-chip crystal oscillator. The DPLL is phase-locked to one of four input reference signals (which can be 8 kHz, 1.544 MHz, 2.048 MHz, 4.096 MHz, 8.192 MHz, 16.384 MHz or 19.44 MHz provided on REF0 - 3). The on-chip DPLL operates in normal, holdover or freerun mode and offers jitter attenuation. The jitter attenuation function exceeds the Stratum 4E specification. The configurable non-multiplexed microprocessor port allows users to program various device operating modes and switching configurations. Users can employ the microprocessor port to perform register read/write, connection memory read/write and data memory read operations. The port is configurable to interface with either Motorola or Intel-type microprocessors. The device also supports the mandatory requirements of the IEEE-1149.1 (JTAG) standard via the test port. ## **Table of Contents** | Features | | |------------------------------------------------------------|------| | Applications | | | Description | | | Changes Summary | . 10 | | 1.0 Pinout Diagrams | . 11 | | 1.1 BGA Pinout | . 11 | | 1.2 QFP Pinout | . 12 | | 2.0 Pin Description | . 13 | | 3.0 Device Overview | . 20 | | 4.0 Data Rates and Timing | | | 4.1 External High Impedance Control, STOHZ0 - 15 | | | 4.2 Input Clock (CKi) and Input Frame Pulse (FPi) Timing | | | 5.0 ST-BUS and GCI-Bus Timing | | | 5.0 Output Timing Generation | | | 7.0 Data Input Delay and Data Output Advancement | | | 7.0 Data Input Delay and Data Output Advancement | | | 7.1 Input Bit Delay Frogramming | | | 7.2 Input Bit Sampling Fourt Flogramming | | | 7.4 Fractional Output Bit Advancement Programming | | | 7.5 External High Impedance Control Advancement. | | | 3.0 Data Delay Through the Switching Paths | | | 8.1 Variable Delay Mode | | | 8.2 Constant Delay Mode | | | 9.0 Connection Memory Description | | | 10.0 Connection Memory Block Programming | | | 10.1 Memory Block Programming Procedure | | | 11.0 Device Operation in Master Mode and Slave Modes | | | 11.1 Master Mode Operation | | | 11.2 Divided Slave Mode Operation | | | 11.3 Multiplied Slave Mode Operation. | | | 12.0 Overall Operation of the DPLL | | | 12.1 DPLL Timing Modes | | | 12.1.1 Normal Mode | | | 12.1.2 Holdover Mode. | | | 12.1.3 Automatic Mode | . 38 | | 12.1.3.1 Automatic Reference Switching Without Preferences | . 39 | | 12.1.3.2 Automatic Reference Switching With Preference | | | 12.1.4 Freerun Mode | | | 12.1.5 DPLL Internal Reset Mode | | | 13.0 DPLL Frequency Behaviour | | | 13.1 Input Frequencies | | | 13.2 Input Frequencies Selection | | | 13.3 Output Frequencies | | | 13.4 Pull-In/Hold-In Range (also called Locking Range) | | | 14.0 Jitter Performance | | | 14.1 Input Clock Cycle to Cycle Timing Variation Tolerance | | | 14.2 Input Jitter Acceptance | | | 14.3 Jitter Transfer Function | | | 15.0 DPLL Specific Functions and Requirements | | | 15.1 Lock Detector | . 44 | ## ZL50019 ## **Table of Contents** | 15.2 Maximum Time Interval Error (MTIE) | 44 | |-------------------------------------------------------|----| | 15.3 Phase Alignment Speed (Phase Slope) | 44 | | 15.4 Reference Monitoring | 44 | | 15.5 Single Period Reference Monitoring | | | 15.6 Multiple Period Reference Monitoring | 45 | | 16.0 Microprocessor Port | | | 17.0 Device Reset and Initialization | 46 | | 17.1 Power-up Sequence | | | 17.2 Device Initialization on Reset | | | 17.3 Software Reset | | | 18.0 Pseudo Random Bit Generation and Error Detection | 47 | | 19.0 PCM A-law/m-law Translation | | | 20.0 Quadrant Frame Programming | 49 | | 21.0 JTAG Port | | | 21.1 Test Access Port (TAP) | 49 | | 21.2 Instruction Register | | | 21.3 Test Data Registers | | | 21.4 BSDL | | | 22.0 Register Address Mapping | 51 | | 23.0 Detailed Register Description | 53 | | 24.0 Memory | 86 | | 24.1 Memory Address Mappings | 86 | | 24.2 Connection Memory Low (CM_L) Bit Assignment | | | 24.3 Connection Memory High (CM_H) Bit Assignment | | | 25.0 Applications | | | 25.1 OSCi Master Clock Requirement | | | 25.1.1 External Crystal Oscillator | | | 25.1.2 External Clock Oscillator | | | 26.0 DC Parameters | 92 | | 27.0 AC Parameters | 93 | # **List of Figures** | E' 4 71 50040 E 1' 1 DI 1 D' | 4 | |-------------------------------------------------------------------------------------|-----| | Figure 1 - ZL50019 Functional Block Diagram | | | Figure 2 - ZL50019 256-Ball 17 mm x 17 mm PBGA (as viewed through top of package) | | | Figure 3 - ZL50019 256-Lead 28 mm x 28 mm LQFP (top view) | | | Figure 4 - Input Timing when CKIN1 - 0 bits = "10" in the CR | | | Figure 5 - Input Timing when CKIN1 - 0 bits = "01" in the CR | | | Figure 6 - Input Timing when CKIN1 - 0 = "00" in the CR | | | Figure 7 - Output Timing for CKo0 and FPo0 | | | Figure 8 - Output Timing for CKo1 and FPo1 | | | Figure 9 - Output Timing for CKo2 and FPo2 | | | Figure 10 - Output Timing for CKo3 and FPo3 with CKoFPo3SEL1-0="11" | | | Figure 11 - Output Timing for CKo4 | | | Figure 12 - Output Timing for CKo5 and FPo5 (FPo_OFF2) | 28 | | Figure 13 - Input Bit Delay Timing Diagram (ST-BUS) | | | Figure 14 - Input Bit Sampling Point Programming | | | Figure 15 - Input Bit Delay and Factional Sampling Point | | | Figure 16 - Output Bit Advancement Timing Diagram (ST-BUS) | 31 | | Figure 17 - Output Fractional Bit Advancement Timing Diagram (ST-BUS) | 32 | | Figure 18 - Channel Switching External High Impedance Control Timing | 33 | | Figure 19 - Data Throughput Delay for Variable Delay | 34 | | Figure 20 - Data Throughput Delay for Constant Delay | 35 | | Figure 21 - Automatic Reference Switching State Diagram with No Preferred Reference | 39 | | Figure 22 - Automatic Reference Switching State Diagrams with Preferred Reference | 41 | | Figure 23 - Crystal Oscillator Circuit | 90 | | Figure 24 - Clock Oscillator Circuit | 91 | | Figure 25 - Timing Parameter Measurement Voltage Levels | 93 | | Figure 26 - Motorola Non-Multiplexed Bus Timing - Read Access | 94 | | Figure 27 - Motorola Non-Multiplexed Bus Timing - Write Access | 95 | | Figure 28 - Intel Non-Multiplexed Bus Timing - Read Access | 96 | | Figure 29 - Intel Non-Multiplexed Bus Timing - Write Access | 97 | | Figure 30 - JTAG Test Port Timing Diagram | 98 | | Figure 31 - Frame Pulse Input and Clock Input Timing Diagram (ST-BUS) | 100 | | Figure 32 - Frame Pulse Input and Clock Input Timing Diagram (GCI-Bus) | 100 | | Figure 33 - ST-BUS Input Timing Diagram when Operated at 2 Mbps, 4 Mbps, 8 Mbps | 101 | | Figure 34 - ST-BUS Input Timing Diagram when Operated at 16 Mbps | 102 | | Figure 35 - GCI-Bus Input Timing Diagram when Operated at 2 Mbps, 4 Mbps, 8 Mbps | 102 | | Figure 36 - GCI-Bus Input Timing Diagram when Operated at 16 Mbps | 103 | | Figure 37 - ST-BUS Output Timing Diagram when Operated at 2, 4, 8 or 16 Mbps | 104 | | Figure 38 - GCI-Bus Output Timing Diagram when Operated at 2, 4, 8 or 16 Mbps | 105 | | Figure 39 - Serial Output and External Control | 106 | | Figure 40 - Output Drive Enable (ODE) | 106 | | Figure 41 - Input and Output Frame Boundary Offset | 107 | | Figure 42 - FPo0 and CKo0 or FPo3 and CKo3 (4.096 MHz) Timing Diagram | 108 | | Figure 43 - FPo1 and CKo1 or FPo3 and CKo3 (8.192 MHz) Timing Diagram | 109 | | Figure 44 - FPo2 and CKo2 or FPo3 and CKo3 (16.384 MHz) Timing Diagram | 110 | | Figure 45 - FPo3 and CKo3 (32.768 MHz) Timing Diagram | 111 | | Figure 46 - FPo4 and CKo4 Timing Diagram (1.544/2.048 MHz) | 112 | | Figure 47 - CKo5 Timing Diagram (19.44 MHz) | 112 | | Figure 48 - REF0 - 3 Reference Input/Output Timing | | | | | | 7 | L50 | )O- | 19 | |---|-----|---------|----| | _ | しつし | $\cdot$ | ı | | List | of | Fia | ures | |------|----|-----|------| | | | 3) | | ## ZL50019 ## **List of Tables** | Table 1 - CKi and FPi Configurations for Master and Divided Slave Modes | | |---------------------------------------------------------------------------|----| | Table 2 - CKi and FPi Configurations for Multiplied Slave Mode | 22 | | Table 3 - Output Timing Generation | 25 | | Table 4 - Delay for Variable Delay Mode | 34 | | Table 5 - Connection Memory Low After Block Programming | 36 | | Table 6 - Connection Memory High After Block Programming | | | Table 7 - ZL50019 Operating Modes | 37 | | Table 8 - Preferred Reference Selection Options | 40 | | Table 9 - DPLL Input Reference Frequencies | 42 | | Table 10 - Generated Output Frequencies | 43 | | Table 12 - Multi-Period Hysteresis Limits | 45 | | Table 11 - Values for Single Period Limits | 45 | | Table 13 - Input and Output Voice and Data Coding | 48 | | Table 14 - Definition of the Four Quadrant Frames | 49 | | Table 15 - Quadrant Frame Bit Replacement | 49 | | Table 16 - Address Map for Registers (A13 = 0) | 51 | | Table 17 - Control Register (CR) Bits | | | Table 18 - Internal Mode Selection Register (IMS) Bits | 55 | | Table 19 - Software Reset Register (SRR) Bits | | | Table 20 - Output Clock and Frame Pulse Control Register (OCFCR) Bits | | | Table 21 - Output Clock and Frame Pulse Selection Register (OCFSR) Bits | | | Table 22 - FPo_OFF[n] Register (FPo_OFF[n]) Bits | | | Table 23 - Internal Flag Register (IFR) Bits - Read Only | 61 | | Table 24 - BER Error Flag Register 0 (BERFR0) Bits - Read Only | 61 | | Table 25 - BER Error Flag Register 1 (BERFR1) Bits - Read Only | 62 | | Table 26 - BER Receiver Lock Register 0 (BERLR0) Bits - Read Only | 62 | | Table 27 - BER Receiver Lock Register 1 (BERLR1) Bits - Read Only | 63 | | Table 28 - DPLL Control Register (DPLLCR) Bits | 63 | | Table 29 - Reference Frequency Register (RFR) Bits | 64 | | Table 30 - Centre Frequency Register - Lower 16 Bits (CFRL) | 66 | | Table 31 - Centre Frequency Register - Upper 10 Bits (CFRU) | 66 | | Table 32 - Frequency Offset Register (FOR) Bits - Read Only | 67 | | Table 33 - Lock Detector Threshold Register (LDTR) Bits | 67 | | Table 34 - Lock Detector Interval Register (LDIR) Bits | 68 | | Table 35 - Slew Rate Limit Register (SRLR) Bits | 68 | | Table 36 - Reference Change Control Register (RCCR) Bits | 68 | | Table 37 - Reference Change Status Register (RCSR) Bits - Read Only | 70 | | Table 38 - Interrupt Register (IR) Bits - Read Only | 72 | | Table 39 - Interrupt Mask Register (IMR) Bits | 73 | | Table 40 - Interrupt Clear Register (ICR) Bits | 73 | | Table 41 - Reference Failure Status Register (RSR) Bits - Read Only | 74 | | Table 42 - Reference Mask Register (RMR) Bits | | | Table 43 - Reference Frequency Status Register (RFSR) Bits - Read only | 77 | | Table 44 - Output Jitter Control Register (OJCR) Bits | 79 | | Table 45 - Stream Input Control Register 0 - 31 (SICR0 - 31) Bits | | | Table 46 - Stream Input Quadrant Frame Register 0 - 31 (SIQFR0 - 31) Bits | 81 | | Table 47 - Stream Output Control Register 0 - 31 (SOCR0 - 31) Bits | 83 | | Table 48 - BER Receiver Start Register [n] (BRSR[n]) Bits | 84 | | | | ZL50019 ## **List of Tables** | Table 49 - BER Receiver Length Register [n] (BRLR[n]) Bits | . 84 | |-----------------------------------------------------------------------|------| | Table 50 - BER Receiver Control Register [n] (BRCR[n]) Bits | | | Table 51 - BER Receiver Error Register [n] (BRER[n]) Bits - Read Only | . 85 | | Table 52 - Address Map for Memory Locations (A13 = 1) | . 86 | | Table 53 - Connection Memory Low (CM_L) Bit Assignment when CMM = 0 | | | Table 54 - Connection Memory Low (CM_L) Bit Assignment when CMM = 1 | | | Table 55 - Connection Memory High (CM. H) Bit Assignment | | ### **Changes Summary** Changes from the November 2006 issue to the September 2011 issue. | Page | Item | Change | |------|----------------------|--------------------------------------------| | 1 | Ordering Information | Removed leaded packages as per PCN notice. | The following table captures the changes from January 2006 to November 2006. | Page | Item | Change | |------|------|-------------------------------| | 1 | | Updated Ordering Information. | The following table captures the changes from the October 2004 issue. | Page | Item | Change | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 38, 70, 71 | 12.1, "DPLL Timing Modes" on page 38<br>RCCR Register bits "FDM1 - 0" on page 70<br>RCSR Register bits "DPM1 - 0" on page 71 | The on-chip DPLL's normal, holdover, automatic, and freerun modes are now collectively referred to as DPLL timing modes instead of operation modes. This change is to avoid confusion with the two main device operating modes; the master and slave modes. | | 39 | 12.1.3.1, "Automatic Reference Switching Without Preferences" on page 39 and 12.1.3.2, "Automatic Reference Switching With Preference" on page 40 | Section 12.1.3.1 and Section 12.1.3.2 added to<br>clarify the DPLL's automatic reference switching<br>with and without preference operations in<br>Automatic Timing Mode. | | 67 | Table 33, Lock Detector Threshold Register (LDTR) Bits | Clarified threshold calculations. | | 69 | Table 36, "Reference Change Control<br>Register (RCCR) Bits" Bits "PRS1 - 0" and<br>Bits "PMS2 - 0" | Added description to clarify that only two<br>consecutive references can be used in<br>automatic timing mode with a preferred<br>reference. | ## 1.0 Pinout Diagrams ### 1.1 BGA Pinout | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |---|-----------------|----------------------------|---------------------|----------------------------|----------------------------|---------------------------|---------------------------|-----------------|----------------------------|---------------------------|---------------------------|--------------------|--------------------|--------------------|--------------|-----------------|---| | Α | V <sub>SS</sub> | STi29 | STi28 | STi27 | STi25 | STi26 | STi24 | NC | NC | STio22 | STio23 | STio21 | STio20 | NC | NC | V <sub>SS</sub> | Α | | В | STi31 | STi10 | STi5 | STi4 | CKo2 | STi0 | CKo0 | REF2 | V <sub>DD</sub> _<br>COREA | FPi | CKi | IC_<br>OPEN | IC_<br>OPEN | OSCi | ODE | STio19 | В | | С | STi30 | STi9 | V <sub>SS</sub> | STi7 | STi6 | STi1 | CKo1 | REF_<br>FAIL2 | V <sub>SS</sub> | IC_<br>OPEN | IC_<br>OPEN | OSC <sub>0</sub> | IC_GND | V <sub>SS</sub> | STio15 | STio18 | С | | D | STi17 | STi11 | V <sub>DD_IO</sub> | STi3 | STi2 | CKo4 | REF3 | REF1 | REF_<br>FAIL0 | V <sub>SS</sub> | FPo_<br>OFF1 | OSC_<br>EN | STio13 | V <sub>DD_IO</sub> | STio14 | STio16 | D | | E | STi16 | STi14 | STi8 | $V_{DD\_IO}$ | V <sub>SS</sub> | V <sub>DD</sub> _<br>CORE | REF_<br>FAIL3 | REF_<br>FAIL1 | REF0 | NC | V <sub>DD</sub> _<br>CORE | V <sub>SS</sub> | V <sub>DD_IO</sub> | STio12 | FPo2 | STio17 | E | | F | STi19 | STi15 | STi12 | STi13 | V <sub>DD_IO</sub> | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | V <sub>DD_IO</sub> | IC_<br>OPEN | FPo3 | FPo_<br>OFF2 | STOHZ15 | F | | G | STi18 | RESET | IC_GND | IC_<br>OPEN | TDo | V <sub>DD_IO</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD_IO</sub> | A12 | A13 | FPo1 | FPo0 | STOHZ14 | G | | Н | STi21 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> _<br>COREA | CKo5 | V <sub>SS</sub> | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | A7 | <b>A</b> 9 | A10 | FPo_<br>OFF0 | A11 | STOHZ12 | н | | J | STi20 | $V_{DD\_IOA}$ | V <sub>DD_IOA</sub> | $V_{SS}$ | V <sub>SS</sub> | CKo3 | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | А3 | A4 | <b>A</b> 5 | A8 | A6 | STOHZ13 | J | | K | STi22 | V <sub>SS</sub> | TMS | V <sub>SS</sub> | V <sub>DD</sub> _<br>COREA | V <sub>DD_IO</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD_IO</sub> | IC_<br>OPEN | A0 | A2 | A1 | STOHZ11 | K | | L | STi23 | V <sub>DD</sub> _<br>COREA | TRST | TCK | $V_{DD\_IO}$ | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | V <sub>DD_IO</sub> | STio10 | STio11 | STio9 | STOHZ10 | L | | М | STio25 | NC | TDi | D0 | V <sub>SS</sub> | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | D6 | D10 | V <sub>DD</sub> _<br>CORE | V <sub>DD</sub> _<br>CORE | V <sub>SS</sub> | MOT_<br>INTEL | MODE_<br>4M0 | STio8 | STOHZ9 | М | | N | STio24 | NC | V <sub>DD_IO</sub> | STio0 | STOHZ3 | D1 | D5 | D7 | D11 | D13 | R/W<br>WR | DTA_<br>RDY | STio4 | V <sub>DD_IO</sub> | STOHZ5 | STOHZ8 | N | | Р | STio26 | NC | V <sub>SS</sub> | STio1 | STio3 | STOHZ1 | D3 | D8 | D14 | ĪRQ | STio5 | STOHZ4 | STOHZ6 | V <sub>SS</sub> | STOHZ7 | NC | Р | | R | STio27 | NC | STOHZ0 | STio2 | STOHZ2 | D2 | D4 | D9 | D12 | D15 | CS | DS_RD | MODE_<br>4M1 | STio6 | STio7 | NC | R | | Т | V <sub>SS</sub> | STio28 | STio29 | STio31 | STio30 | NC V <sub>SS</sub> | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | Note: A1 corner identified by metallized marking. Note: Pinout is shown as viewed through top of package. Figure 2 - ZL50019 256-Ball 17 mm x 17 mm PBGA (as viewed through top of package) #### 1.2 QFP Pinout Figure 3 - ZL50019 256-Lead 28 mm x 28 mm LQFP (top view) ## 2.0 Pin Description | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------| | E6, E11, F6,<br>F7, F10,<br>F11, L6, L7,<br>L10, L11,<br>M6, M7,<br>M10, M11 | 19, 33,<br>45, 83,<br>95, 109,<br>146, 173,<br>213, 233 | V <sub>DD_CORE</sub> | Power Supply for the core logic: +1.8 V | | H4, K5, B9,<br>L2 | 217, 231,<br>157, 224 | V <sub>DD_COREA</sub> | Power Supply for analog circuitry: +1.8 V | | D3, D14, E4,<br>E13, F5,<br>F12, G6,<br>G11, K6,<br>K11, L5,<br>L12, N3,<br>N14 | 5, 15, 29,<br>49, 57,<br>69, 79,<br>101, 113,<br>121, 133,<br>143, 160,<br>169, 177,<br>186, 195,<br>207, 241,<br>249 | V <sub>DD_IO</sub> | Power Supply for I/O: +3.3 V | | J2, J3 | 220, 226 | V <sub>DD_IOA</sub> | Power Supply for the CKo5 and CKo3 outputs: +3.3 V | | A1, A16, C3,<br>C9, C14,<br>D10, E5,<br>E12, F8, F9,<br>G7, G8, G9,<br>G10, H2,<br>H3, H6, H7,<br>H8, H9,<br>H10, J4, J5,<br>J7, J8, J9,<br>J10, K2, K4,<br>K7, K8, K9,<br>K10, L8, L9,<br>M5, M12,<br>P3, P14, T1,<br>T16 | 8, 17, 21,<br>31, 35,<br>47, 50,<br>60, 71,<br>81, 85,<br>97, 103,<br>111, 114,<br>123, 142,<br>145, 147,<br>156, 158,<br>162, 171,<br>175, 178,<br>188, 199,<br>209, 214,<br>216, 218,<br>222, 223,<br>228, 230,<br>232, 235,<br>242, 251 | V <sub>SS</sub> | Ground | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | |-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | K3 | 234 | TMS | Test Mode Select (5 V-Tolerant Input with Internal Pull-up) JTAG signal that controls the state transitions of the TAP controller. This pin is pulled high by an internal pull-up resistor when it is not driven. | | | L4 | 238 | TCK | Test Clock (5 V-Tolerant Schmitt-Triggered Input with Internal Pull-up) Provides the clock to the JTAG test logic. | | | L3 | 239 | TRST | Test Reset (5 V-Tolerant Input with Internal Pull-up) Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-Reset state. This pin should be pulsed low during power-up to ensure that the device is in the normal functional mode. When JTAG is not being used, this pin should be pulled low during normal operation. | | | M3 | 240 | TDi | Test Serial Data In (5 V-Tolerant Input with Internal Pull-up) JTAG serial test instructions and data are shifted in on this pin. This pin is pulled high by an internal pull-up resistor when it is not driven. | | | G5 | 212 | TDo | Test Serial Data Out (5 V-Tolerant Three-state Output) JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state when JTAG is not enabled. | | | B12, B13,<br>C10, C11,<br>F13, G4,<br>K12 | 80, 105,<br>150, 151,<br>152, 153,<br>210 | IC_OPEN | Internal Test Mode (5 V-Tolerant Input with Internal Pull-down) These pins may be left unconnected. | | | C13, G3 | 144, 208 | IC_GND | Internal Test Mode Enable (5 V-Tolerant Input) These pins MUST be low. | | | A8, A9, A14,<br>A15, E10,<br>M2, N2, P2,<br>P16, R2,<br>R16, T6, T7,<br>T8, T9, T10,<br>T11, T12,<br>T13, T14,<br>T15 | 61, 62,<br>63, 64,<br>65, 66,<br>67, 68,<br>134, 135,<br>136, 137,<br>138, 139,<br>140, 215,<br>219, 225,<br>229, 236,<br>237 | NC | No Connect These pins MUST be left unconnected. | | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | |--------------------|-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | M14, R13 | 46, 48 | MODE_4M0,<br>MODE_4M1 | 4M Input Clock Mode 0 to 1 (5 V-Tolerant Input with internal pull-down) These two pins should be tied together and are typically used to select CKi = 4.096 MHz operation. See Table 7, "ZL50019 Operating Modes" on page 37 for a detailed explanation. See Table 17, "Control Register (CR) Bits" on page 53 for CKi and FPi selection using the CKIN1 - 0 bits. | | | D12 | 107 | OSC_EN | Oscillator Enable (5 V-Tolerant Input with Internal Pull-down) If tied high, this pin indicates that there is a 20 MHz external oscillator interfacing with the device. If tied low, there is no oscillator and CKi will be used for master clock generation. If the device is in master mode, an external oscillator is required and this pin MUST be tied high. | | | C12 | 149 | OSCo | Oscillator Clock Output (3.3 V Output) If OSC_EN = '1', this pin should be connected to a 20 MHz crystal (see Figure 23 on page 90) or left unconnected if a clock oscillator is connected to OSCi pin under normal operation (see Figure 24 on page 91). If OSC_EN = 0, this pin MUST be left unconnected. | | | B14 | 148 | OSCi | Oscillator Clock Input (3.3 V Input) If OSC_EN = '1', this pin should be connected to a 20 MHz crystal (see Figure 23 on page 90) or to a clock oscillator under normal operation (see Figure 24 on page 91). If OSC_EN = 0, this pin MUST be driven high or low by connecting either to V <sub>DD_IO</sub> or to ground. | | | E9, D8, B8,<br>D7 | 161, 164,<br>166, 168 | REF0 - 3 | DPLL Reference Inputs 0 to 3 (5 V-Tolerant Schmitt-Triggered Inputs) If the device is in Master mode, these input pins accept 8 kHz, 1.544 MHz, 2.048 MHz, 4.096 MHz, 8.192 MHz, 16.384 MHz or 19.44 MHz timing references independently. One of these inputs is defined as the preferred or forced input reference for the DPLL. The Reference Change Control Register (RCCR) selects the control of the preferred reference. These pins are ignored if the device is in slave mode unless SLV_DPLLEN (bit 13) in the Control Register (CR) is set. When these input pins are not in use, they MUST be driven high or low by connecting either to V <sub>DD_IO</sub> or to ground. | | | D9, E8, C8,<br>E7 | 159, 163,<br>165, 167 | REF_FAIL0 - 3 | Failure Indication for DPLL References 0 to 3 (5 V-Tolerant Three-state Outputs) These output pins are used to indicate input reference failure when the device is in master mode. If REF0 fails, REF_FAIL0 will be driven high. If REF1 fails, REF_FAIL1 will be driven high. If REF2 fails, REF_FAIL2 will be driven high. If REF3 fails, REF_FAIL3 will be driven high. If the device is in slave mode, these pins are driven low, unless SLV_DPLLEN (bit 13) in the Control Register (CR) is set. | | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | |---------------------------|------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | G15, G14,<br>E15, F14 | 102, 106,<br>110, 112 | FPo0 - 3 | ST-BUS/GCI-Bus Frame Pulse Outputs 0 to 3 (5 V-Tolerant Three-state Outputs) FPo0: 8 kHz frame pulse corresponding to the 4.096 MHz output clock of CKo0. FPo1: 8 kHz frame pulse corresponding to the 8.192 MHz output clock of CKo1. FPo2: 8 kHz frame pulse corresponding to 16.384 MHz output clock of CKo2. FPo3: Programmable 8 kHz frame pulse corresponding to 4.096 MHz, 8.192 MHz, 16.384 MHz, or 32.768 MHz output clock of CKo3. In Divided Slave modes, the frame pulse width of FPo0 - 3 cannot be narrower than the input frame pulse (FPi) width. | | | H14, D11 | 100, 104 | FPo_OFF0 - 1 | Generated Offset Frame Pulse Outputs 0 to 1 (5 V-Tolerant Three-state Outputs) Individually programmable 8 kHz frame pulses, offset from the output frame boundary by a programmable number of channels. | | | F15 | 108 | FPo_OFF2<br>or<br>FPo5 | Generated Offset Frame Pulse Output 2 or 19.44 MHz Frame Pulse Output (5 V-Tolerant Three-state Output) As FPo_OFF2, this is an individually programmable 8 kHz frame pulse, offset from the output frame boundary by a programmable number of channels. By programming the FP19EN (bit 10) of FPOFF2 register to high, this signal becomes FPo5, a non-offset frame pulse corresponding to the 19.44 MHz clock presented on CKo5. FPo5 is only available in Master mode or when the SLV_DPLLEN bit in the Control Register is set high while the device is in one of the slave modes. | | | B7, C7, B5,<br>J6, D6, H5 | 170, 172,<br>174, 227,<br>176, 221 | CKo0 - 5 | ST-BUS/GCI-Bus Clock Outputs 0 to 5 (5 V-Tolerant Three-state Outputs) CK00: 4.096 MHz output clock. CK01: 8.192 MHz output clock. CK02: 16.384 MHz output clock. CK03: 4.096 MHz, 8.192 MHz, 16.384 MHz or 32.768 MHz programmable output clock. CK04: 1.544 MHz or 2.048 MHz programmable output clock. CK05: 19.44 MHz output clock. See Section 6.0 on page 24 for details. In Divided Slave mode, the frequency of CK00 - 3 cannot be higher than input clock (CKi). CK04 and CK05 are only available in Master mode or when the SLV_DPLLEN bit in the Control Register is set high while the device is in one of the slave modes. | | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | | |--------------------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | B10 | 155 | FPi | ST-BUS/GCI-Bus Frame Pulse Input (5 V-Tolerant Schmitt-Triggered Input) This pin accepts the frame pulse which stays active for 61 ns, 122 ns or 244 ns at the frame boundary. The frame pulse frequency is 8 kHz. The frame pulse associated with the highest input or output data rate must be applied to this pin when the device is operating in Divided Slave mode or Master mode. The exception is if the device is operating in Master mode with loopback (i.e., CKi_LP is set in the Control Register). In that case, this input must be tied high or low externally. When the device is operating in Multiplied Slave mode, the frame pulse associated with the highest input data rate must be applied to this pin. For all modes (except Master mode with loopback), if the data rate is 16.384 Mbps, a 61 ns wide frame pulse must be used. By default, the device accepts a negative frame pulse in ST-BUS format, but it can accept a positive frame pulse instead if the FPINP bit is set high in the Control Register (CR). It can accept a GCI-formatted frame pulse by programming the FPINPOS bit in the Control Register (CR) to high. | | | | B11 | 154 | CKi | | | | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B6, C6, D5,<br>D4, B4, B3,<br>C5, C4, E3,<br>C2, B2, D2,<br>F3, F4, E2,<br>F2, E1, D1,<br>G1, F1, J1,<br>H1, K1, L1,<br>A7, A5, A6,<br>A4, A3, A2,<br>C1, B1 | 179, 180,<br>181, 182,<br>183, 184,<br>185, 187,<br>198, 200,<br>201, 202,<br>203, 204,<br>205, 206,<br>243, 244,<br>245, 246,<br>247, 248,<br>250, 252,<br>189, 190,<br>191, 192,<br>193, 194,<br>196, 197 | STi0 - 31 | Serial Input Streams 0 to 31 (5 V-Tolerant Inputs with Enabled Internal Pull-downs) The data rate of each input stream can be selected independently using the Stream Input Control Registers (SICR[n]). In the 2.048 Mbps mode, these pins accept serial TDM data streams at 2.048 Mbps with 32 channels per frame. In the 4.096 Mbps mode, these pins accept serial TDM data streams at 4.096 Mbps with 64 channels per frame. In the 8.192 Mbps mode, these pins accept serial TDM data streams at 8.192 Mbps with 128 channels per frame. In the 16.384 Mbps mode, these pins accept TDM data streams at 16.384 Mbps with 256 channels per frame. | | N4, P4, R4,<br>P5, N13,<br>P11, R14,<br>R15, M15,<br>L15, L13,<br>L14, E14,<br>D13, D15,<br>C15, D16,<br>E16, C16,<br>B16, A13,<br>A12, A10,<br>A11, N1,<br>M1, P1, R1,<br>T2, T3, T5,<br>T4 | 6, 7, 9,<br>10, 51,<br>52, 53,<br>54, 70,<br>72, 73,<br>74, 115,<br>116, 117,<br>118, 125,<br>126, 127,<br>128, 129,<br>130, 131,<br>132, 253,<br>254, 255,<br>256, 1, 2,<br>3, 4 | STio0 - 31 | Serial Output Streams 0 to 31 (5 V-Tolerant Slew-Rate-Limited Three-state I/Os with Enabled Internal Pull-downs) The data rate of each output stream can be selected independently using the Stream Output Control Registers (SOCR[n]). In the 2.048 Mbps mode, these pins output serial TDM data streams at 2.048 Mbps with 32 channels per frame. In the 4.096 Mbps mode, these pins output serial TDM data streams at 4.096 Mbps with 64 channels per frame. In the 8.192 Mbps mode, these pins output serial TDM data streams at 8.192 Mbps with 128 channels per frame. In the 16.384 Mbps mode, these pins output serial TDM data streams at 16.384 Mbps with 256 channels per frame. These output streams can be used as bi-directionals by programming BDH (bit 7) and BDL (bit 6) of Internal Mode Selection (IMS) register. | | R3, P6, R5,<br>N5, P12,<br>N15, P13,<br>P15, N16,<br>M16, L16,<br>K16, H16,<br>J16, G16,<br>F16 | 11, 12,<br>13, 14,<br>55, 56,<br>58, 59,<br>75, 76,<br>77, 78,<br>119, 120,<br>122, 124 | STOHZ0 - 15 | Serial Output Streams High Impedance Control 0 to 15 (5 V-Tolerant Slew-Rate-Limited Three-state Outputs) These pins are used to enable (or disable) external three-state buffers. When an output channel is in the high impedance state, the STOHZ drives high for the duration of the corresponding output channel. When the STio channel is active, the STOHZ drives low for the duration of the corresponding output channel. STOHZ outputs are available for STio0 - 157 only. | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | |----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | B15 | 141 | ODE | Output Drive Enable (5 V-Tolerant Input with Internal Pull-up) This is the output enable control for STio0 - 31 and the output-driven-high control for STOHZ0 - 15. When it is high, STio0 - 31 and STOHZ0 - 15 are enabled. When it is low, STio0 - 31 are tristated and STOHZ0 - 15 are driven high. | | | M4, N6, R6,<br>P7, R7, N7,<br>M8, N8, P8,<br>R8, M9, N9,<br>R9, N10, P9,<br>R10 | 16, 18,<br>20, 22,<br>23, 24,<br>25, 26,<br>27, 28,<br>30, 32,<br>34, 36,<br>37, 38 | D0 - 15 | Data Bus 0 to 15 (5 V-Tolerant Slew-Rate-Limited Three-state I/Os) These pins form the 16-bit data bus of the microprocessor port. | | | N12 | 44 | DTA_RDY | Data Transfer Acknowledgment_Ready (5 V-Tolerant Three-state Output) This active low output indicates that a data bus transfer is complete for the Motorola interface. For the Intel interface, it indicates a transfer is completed when this pin goes from low to high. An external pull-up resistor MUST hold this pin at HIGH level for the Motorola mode. An external pull-down resistor MUST hold this pin at LOW level for the Intel mode. | | | R11 | 40 | <u>cs</u> | Chip Select (5 V-Tolerant Input) Active low input used by the Motorola or Intel microprocessor to enable the microprocessor port access. | | | N11 | 39 | R/W_WR | Read/Write_Write (5 V-Tolerant Input) This input controls the direction of the data bus lines (D0 - 15) during a microprocessor access. For the Motorola interface, this pin is set high and low for the read and write access respectively. For the Intel interface, a write access is indicated when this pin goes low. | | | R12 | 42 | DS_RD | Data Strobe_Read (5 V-Tolerant Input) This active low input works in conjunction with CS to enable the microprocessor port read and write operations for the Motorola interface. A read access is indicated when it goes low for the Intel interface. | | | K13, K15,<br>K14, J11,<br>J12, J13,<br>J15, H11,<br>J14, H12,<br>H13, H15,<br>G12, G13 | 82, 84,<br>86, 87,<br>88, 89,<br>90, 91,<br>92, 93,<br>94, 96,<br>98, 99 | A0 - 13 | Address 0 to 13 (5 V-Tolerant Inputs) These pins form the 14-bit address bus to the internal memories and registers. | | | PBGA Pin<br>Number | LQFP Pin<br>Number | Pin Name | Description | | |--------------------|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | M13 | 41 | MOT_INTEL | Motorola_Intel (5 V-Tolerant Input with Enabled Internal Pull-up) This pin selects the Motorola or Intel microprocessor interface to be connected to the device. When this pin is unconnected or connected to high, Motorola interface is assumed. When this pin is connected to ground, Intel interface should be used. | | | P10 | 43 | ĪRQ | Interrupt (5 V-Tolerant Three-state Output) This programmable active low output indicates that the internal operating status of the DPLL has changed. An external pull-up resistor MUST hold this pin at HIGH level. | | | G2 | 211 | RESET | resistor MUST hold this pin at HIGH level. Device Reset (5 V-Tolerant Input with Internal Pull-up) This input (active LOW) puts the device in its reset state that disables the STio0 - 31 drivers and drives the STOHZ0 - 15 outputs to high. It also preloads registers with default values and clears all internal counters. To ensure proper reset action, the reset pin must be low for longer than 1 μs. Upon releasing the reset signal to the device, the first microprocessor access cannot take place for at least 600 μs due to the time required to stabilize the device and the crystal oscillator from the power-down state. Refer to Section Section 17.2 on page 46 for details. | | #### 3.0 Device Overview The device has thirty-two ST-BUS/GCI-Bus inputs (STi0 - 31) and thirty-two ST-BUS/GCI-Bus outputs (STi00 - 31). STi00 - 31 can also be configured as bi-directional pins, in which case STi0 - 31 will be ignored. It is a non-blocking digital switch with 2048 64 kbps channels and is capable of performing rate conversion between ST-BUS/GCI-Bus inputs and ST-BUS/GCI-Bus outputs. The ST-BUS/GCI-Bus inputs accept serial input data streams with data rates of 2.048 Mbps, 4.096 Mbps, 8.192 Mbps and 16.384 Mbps on a per-stream basis. The ST-BUS/GCI-Bus outputs deliver serial data streams with data rates of 2.048 Mbps, 4.096 Mbps and, 8.192 Mbps and 16.384 Mbps on a per-stream basis. The device also provides sixteen high impedance control outputs (STOHZ0 - 15) to support the use of external ST-BUS/GCI-Bus tristate drivers for the first sixteen ST-BUS/GCI-Bus outputs (STi00 -15). By using Zarlink's message mode capability, microprocessor data stored in the connection memory can be broadcast to the output streams on a per-channel basis. This feature is useful for transferring control and status information for external circuits or other ST-BUS/GCI-Bus devices. The device uses the ST-BUS/GCI-Bus input frame pulse (FPi) and the ST-BUS/GCI-Bus input clock (CKi) to define the input frame boundary and timing for sampling the ST-BUS/GCI-Bus input streams with various data rates. The output data streams will be driven by and have their timing defined by FPi and CKi in Divided Slave mode. In Multiplied Slave mode, the output data streams will be driven by an internally generated clock, which is multiplied from CKi internally. In Master mode, the on-chip DPLL will drive the output data streams and provide output clocks and frame pulses. Refer to Application Note ZLAN-120 for further explanation of the different modes of operation. When the device is in Master mode, the DPLL is phase-locked to one of four DPLL reference signals, REF0 - 3, which are sourced by an external 8 kHz, 1.544 MHz, 2.048 MHz, 4.096 MHz, 8.192 MHz, 16.384 MHz or 19.44 MHz reference signal. The on-chip DPLL also offers jitter attenuation, reference switching, reference monitoring, freerun and holdover functions. The jitter performance exceeds the Stratum 4E specification. The intrinsic jitter of all output clocks is less than 1 ns (except for the 1.544 MHz output). There are two slave modes for this device: The first is the Divided Slave mode. In this mode, output streams are clocked by input CKi. Therefore the output streams have exactly the same jitter as the input streams. The output data rate can be the same as or lower than the input data rate, but the output data rate cannot be higher than what CKi can drive. For example, if CKi is 4.096 MHz, the output data rate cannot be higher than 2.048 Mbps. For the Divided Slave mode, the core master clock can be either 98.304 MHz, which is multiplied from CKi, or 100 MHz, which is multiplied from a 20 MHz oscillator. The Divided Slave mode with 98.304 MHz core master clock is called Divided Slave with CKi mode, and the mode with 100 MHz core master clock is called Divided Slave with OSC mode. The second slave mode is called Multiplied Slave mode. In this mode, CKi is used to generate a 16.384 MHz clock internally, and output streams are driven by this 16.384 MHz clock. In Multiplied Slave mode, the data rate of output streams can be any rate, but output jitter may not be exactly the same as input jitter. A Motorola or Intel compatible non-multiplexed microprocessor port allows users to program the device to operate in various modes under different switching configurations. Users can use the microprocessor port to perform internal register and memory read and write operations. The microprocessor port has a 16-bit data bus, a 14-bit address bus and six control signals (MOT\_INTEL, CS, DS\_RD, R/W\_WR, IRQ and DTA\_RDY). The device supports the mandatory requirements of the IEEE-1149.1 (JTAG) standard via the test port. ### 4.0 Data Rates and Timing The ZL50019 has 32 serial data inputs and 32 serial data outputs. Each stream can be individually programmed to operate at 2.048 Mbps, 4.096 Mbps, 8.192 Mbps or 16.384 Mbps. Depending on the data rate there will be 32 channels, 64 channels, 128 channels or 256 channels, respectively, during a 125 $\mu$ s frame. The output streams can be programmed to operate as bi-directional streams. The output streams are divided into two groups to be programmed into bi-directional mode. By setting BDL (bit 6) in the Internal Mode Selection (IMS) register, input streams 0 - 15 (STio - 15) are internally tied low, and output streams 0 - 15 (STio - 15) are set to operate in a bi-directional mode. Similarly, when BDH (bit 7) in the Internal Mode Selection (IMS) register is set, input streams 16 - 31 (STio - 31) are internally tied low, and output streams 16 - 31 (STio - 31) are set to operate in bi-directional mode. The groups do not have to be set into the same mode. Therefore it is possible to have half of the streams operating in bi-directional mode while the other half is operating in normal input/output mode. The input data rate is set on a per-stream basis by programming STIN[n]DR3 - 0 (bits 3 - 0) in the Stream Input Control Register 0 - 31 (SICR0 - 31). The output data rate is set on a per-stream basis by programming STO[n]DR3 - 0 (bits 3 - 0) in the Stream Output Control Register 0 - 31 (SOCR0 - 31). The output data rates do not have to match or follow the input data rates. The maximum number of channels switched is limited to 2048 channels. If all 32 input streams were operating at 16.384 Mbps (256 channels per stream), this would result in 8192 channels. Memory limitations prevent the device from operating at this capacity. A maximum capacity of 2048 channels will occur if eight of the streams are operating at 16.384 Mbps, half of the streams are operating at 8.192 Mbps or all streams operating at 4.096 Mbps. With all streams operating at 2.048 Mbps, the capacity will be reduced to 1024 channels. However, as each stream can be programmed to a different data rate, any combination of data rates can be achieved, as long as the total channel count does not exceed 2048 channels. It should be noted that only full stream can be programmed for use. The device does not allow fractional streams. #### 4.1 External High Impedance Control, STOHZ0 - 15 There are 16 external high impedance control signals, STOHZ0 - 15, that are used to control the external drivers for per-channel high impedance operations. Only the first sixteen ST-BUS/GCI-Bus (STio0 - 15) outputs are provided with corresponding STOHZ signals. The STOHZ outputs deliver the appropriate number of control timeslot channels based on the output stream data rate. Each control timeslot lasts for one channel time. When the ODE pin is high and the OSB (bit 2) of the Control Register (CR) is also high, STOHZ0 - 15 are enabled. When the ODE pin, OSB (bit 2) of the Control Register (CR) or the RESET pin is low, STOHZ0 - 15 are driven high, together with all the ST-BUS/GCI-Bus outputs being tristated. Under normal operation, the corresponding STOHZ outputs of any unused ST-BUS/GCI-Bus channel (high impedance) are driven high. Refer to Figure 18 on page 33 for a diagrammatical explanation. #### 4.2 Input Clock (CKi) and Input Frame Pulse (FPi) Timing The input clock for the ZL50019 can be arranged in one of three different ways. These different ways will be explained further in Section 11.1 to Section 11.3 on page 38. Depending on the mode of operation, the input clock, CKi, will be based on the highest data rate of either the input or both the input and output data rates. The user has to program the CKIN1 - 0 (bits 6 - 5) in the Control Register (CR) to indicate the width of the input frame pulse and the frequency of the input clock supplied to the device. In Master mode and Divided Slave mode, the input clock, CKi, must be at least twice the highest input or output data rate. For example, if the highest input data rate is 4.096 Mbps and the highest output data rate is 8.192 Mbps, the input clock, CKi, must be 16.384 MHz, which is twice the highest overall data rate. The only exception to this is for 16.384 Mbps input or output data. In this case, the input clock, CKi, is equal to the data rate. The input frame pulse, FPi, must always follow CKi. In Master mode, CKo2 and FPo2 can be programmed to be used as CKi and FPi by setting CKi\_LP (bit 10) in the Control Register (CR). This will internally loop back the CKo2 and FPo2 timing. When this bit is set, CKi and FPi must be tied low or high externally. | Highest <u>Input or Output</u><br>Data Rate | CKIN 1-0 Bits | Input Clock Rate (CKi) | Input Frame Pulse (FPi) | |---------------------------------------------|---------------|------------------------|---------------------------| | 16.384 Mbps or 8.192 Mbps | 00 | 16.384 MHz | 8 kHz (61 ns wide pulse) | | 4.096 Mbps | 01 | 8.192 MHz | 8 kHz (122 ns wide pulse) | | 2.048 Mbps | 10 | 4.096 MHz | 8 kHz (244 ns wide pulse) | Table 1 - CKi and FPi Configurations for Master and Divided Slave Modes In Multiplied Slave mode, the input clock, CKi, must be at least twice the highest input data rate, regardless of the output data rate. Following the example above, if the highest input data rate is 4.096 Mbps, the input clock, CKi, must be 8.192 MHz, regardless of the output data rate. The only exception to this is for 16.384 Mbps input data. In this case, the input clock, CKi, is equal to the data rate. The input frame pulse, FPi, must always follow CKi. | Highest <i>Input</i> Data Rate | CKIN 1-0 Bits | Input Clock Rate (CKi) | Input Frame Pulse (FPi) | |--------------------------------|---------------|------------------------|---------------------------| | 16.384 Mbps or 8.192 Mbps | 00 | 16.384 MHz | 8 kHz (61 ns wide pulse) | | 4.096 Mbps | 01 | 8.192 MHz | 8 kHz (122 ns wide pulse) | | 2.048 Mbps | 10 | 4.096 MHz | 8 kHz (244 ns wide pulse) | Table 2 - CKi and FPi Configurations for Multiplied Slave Mode The ZL50019 accepts positive and negative ST-BUS/GCI-Bus input clock and input frame pulse formats via the programming of CKINP (bit 8) and FPINP (bit 7) in the Control Register (CR). By default, the device accepts the negative input clock format and ST-BUS format frame pulses. However, the switch can also accept a positive-going clock format by programming CKINP (bit 8) in the Control Register (CR). A GCI-Bus format frame pulse can be used by programming FPINPOS (bit 9) and FPINP (bit 7) in the Control Register (CR). Figure 4 - Input Timing when CKIN1 - 0 bits = "10" in the CR Figure 5 - Input Timing when CKIN1 - 0 bits = "01" in the CR Figure 6 - Input Timing when CKIN1 - 0 = "00" in the CR ### 5.0 ST-BUS and GCI-Bus Timing The ZL50019 is capable of operating using either the ST-BUS or GCI-Bus standards. The output timing that the device generates is defined by the bus standard. In the ST-BUS standard, the output frame boundary is defined by the falling edge of CKo while FPo is low. In the GCI-Bus standard, the frame boundary is defined by the rising edge of CKo while FPo goes high. The data rates define the number of channels that are available in a 125 $\mu$ s frame pulse period. By default, the ZL50019 is configured for ST-BUS input and output timing. To set the input timing to conform to the GCI-Bus standard, FPINPOS (bit 9) and FPINP (bit 7) in the Control Register (CR) must be set. To set output timing to conform to the GCI-Bus standard, FPO[n]P and FPO[n]POS must be set in the Output Clock and Frame Pulse Selection Register (OCFSR). The CKO[n]P bits in the Output Clock and Frame Pulse Selection Register control the polarity (positive-going or negative-going) of the output clocks. ### 6.0 Output Timing Generation The ZL50019 generates frame pulse and clock timing. There are five output frame pulse pins (FPo0 - 3, 5) and six output clock pins (CKo0 - 5). All output frame pulses are 8 kHz output signals. By default, the output frame boundary is defined by the falling edge of the CKo0, while FPo0 is low. At the output frame boundary, the CKo1, CKo2 and CKo3 output clocks will by default have a falling edge, while FPo1, FPo2 and FPo3 will be low. At the output frame boundary, CKo4 will by default have a falling edge while FPo0 is low (CKo4 has no corresponding output frame pulse). At the output frame boundary, CKo5 will by default have a rising edge while FPo5 (FPo\_OFF2) will be low. The duration of the frame pulse low cycle and the frequency of the corresponding output clock are shown in Table 3 on page 25. Every frame pulse and clock output can be tristated by programming the enable bits in the Internal Mode Selection (IMS) register. | Pin Name | Output Timing Rate | Output Timing Unit | |------------------|--------------------------------|--------------------| | FPo0 pulse width | 244 | ns | | CKo0 | 4.096 | MHz | | FPo1 pulse width | 122 | ns | | CKo1 | 8.192 | MHz | | FPo2 pulse width | 61 | ns | | CKo2 | 16.384 | MHz | | FPo3 pulse width | 244, 122, 61 or 30 | ns | | CKo3 | 4.096, 8.192, 16.384 or 32.768 | MHz | | CKo4 | 1.544 or 2.048 | MHz | | FPo5 pulse width | 51 | ns | | CKo5 | 19.44 | MHz | **Table 3 - Output Timing Generation** The output timing is dependent on the operation mode that is selected. When the device is in Divided Slave mode, the frequencies on CKo0 - 3 cannot be greater than the input clock, CKi. For example, if the input clock is 8.192 MHz, the CKo2 pin will not produce a valid output clock and the CKo3 pin can only be programmed to output a 4.096 MHz or 8.192 MHz clock signal. The output clocks CKo4 - 5 will not generate valid outputs unless the SLV\_DPLLEN (bit 13) of the Control Register (CR) is set. In Master mode there are programmable output frame pulse, FPo3, and clock pins, CKo3 and CKo4. The outputs from FPo3 and CKo3 are programmed by the CKOFPO3SEL1 - 0 (bits 13 - 12) in the Output Clock and Frame Pulse Selection (OCFSR) register. The output clock pin, CKo4, is controlled by setting the CKO4SEL (bit 14) in the OCFSR register. In Multiplied Slave mode, CKo4 and CKo5 are not available unless SLV\_DPLLEN is set in the Control Register. All other clocks and frame pulses correspond to the timing shown in Table 3 above. The device also delivers positive or negative output frame pulse and ST-BUS/GCI-Bus output clock formats via the programming of various bits in the Output Clock and Frame Pulse Selection Register (OCFSR). By default, the device delivers the negative output clock format. The ZL50019 can also deliver GCI-Bus format output frame pulses by programming bits of the Output Clock and Frame Pulse Selection Register (OCFSR). As there is a separate bit setting for each frame pulse output, some of the outputs can be set to operate in ST-BUS mode and others in GCI-Bus mode. The following figures describe the usage of the FPO0P, FPO1P, FPO2P, FPO3P, CKO0P, CKO1P, CKO2P, CKO3P, CKO4P and CKO5P bits to generate the FPo0 - 3 and CKo0 - 5 timing. FPo\_OFF2 is configured to provide the non-offset frame pulse corresponding to the 19.44 MHz clock on CKo5 by setting the FP19EN (bit 10) in the FPOFF2 register. In this instance, FPo OFF2 can be labeled as FPo5.