Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 16K-Channel Digital Switch with High Jitter Tolerance, Single Rate (2, 4, 8, or 16Mbps), and 64 Inputs and 64 Outputs **Data Sheet** November 2003 Features - 16,384-channel x 16,384-channel non-blocking unidirectional switching. The Backplane and Local inputs and outputs can be combined to form a non-blocking switching matrix with 64 input streams and 64 output streams - 8,192-channel x 8,192-channel non-blocking Backplane input to Local output stream switch - 8,192-channel x 8,192-channel non-blocking Local input to Backplane output stream switch - 8,192-channel x 8,192-channel non-blocking Backplane input to Backplane output switch - 8,192-channel x 8,192-channel non-blocking Local input to Local output stream switch - Backplane port accepts 32 input and 32 output ST-BUS streams with fixed data rates of 2.048Mbps, 4.096Mbps, 8.192Mbps or 16.384Mbps - Local port accepts 32 input and 32 output ST-BUS streams with fixed data rates of 2.048Mbps, 4.096Mbps, 8.192Mbps or 16.384Mbps - Exceptional input clock jitter tolerance (17ns) \_\_\_\_ #### Ordering Information ZL50062GAC 256-Ball PBGA ZL50064QCC 256-Pin LQFP -40°C to +85°C - Per-stream bit delay for Local and Backplane input streams - Per-stream advancement for Local and Backplane output streams - Constant 2-frame throughput delay for frame integrity - Per-channel high impedance output control for Local and Backplane streams - Per-channel driven-high output control for Local and Backplane streams - Per-channel message mode for Local and Backplane output streams - Connection memory block programming for fast device initialization Figure 1 - ZL50062/4 Functional Block Diagram - Automatic selection between ST-BUS and GCI-Bus operation - Non-multiplexed Motorola microprocessor interface - Conforms to the mandatory requirements of the IEEE-1149.1 (JTAG) standard - · Memory Built-In-Self-Test (BIST), controlled via microprocessor register - 1.8V core supply voltage - 3.3V I/O supply voltage - 5V tolerant inputs, outputs and I/Os # **Applications** - Central Office Switches (Class 5) - Media Gateways - · Class-independent switches - Access Concentrators - Scalable TDM-Based Architectures - · Digital Loop Carriers #### **Device Overview** The ZL50062 and ZL50064 are two different packages of the same device. They have the same functionality except that ZL50064 does not have 16.384MHz output clock and frame pulse (C16o and FP16o) due to package differences. The ZL50062/4 has two data ports, the Backplane and the Local port. The device can operate at four different data rates, 2.048Mbps, 4.096Mbps, 8.192Mbps or 16.384Mbps. All 64 input and 64 output streams must operate at the same data rate. The ZL50062/4 contains two data memory blocks (Backplane and Local) to provide the following switching path configurations: - Input-to-Output Unidirectional, supporting 16K x 16K switching - Backplane-to-Local Bi-directional, supporting 8K x 8K data switching, - Local-to-Backplane Bi-directional, supporting 8K x 8K data switching, - Backplane-to-Backplane Bi-directional, supporting 8K x 8K data switching. - Local-to-Local Bi-directional, supporting 8K x 8K data switching. The device contains two connection memory blocks, one for the Backplane output and one for the Local output. Data to be output on the serial streams may come from either of the data memories (Connection Mode) or directly from the connection memory contents (Message Mode). In Connection Mode, the contents of the connection memory define, for each output stream and channel, the source stream and channel (stored in data memory) to be switched. In Message Mode, microprocessor data can be written to the connection memory for broadcast on the output streams on a per channel basis. This feature is useful for transferring control and status information to external circuits or other ST-BUS devices. The device uses a master frame pulse $(\overline{FP8i})$ and master clock $(\overline{C8i})$ to define the input frame boundary and timing for both the Backplane port and the Local port. The device will automatically detect whether an ST-BUS or a GCI-Bus style frame pulse is being used. There is a two-frame delay from the time $\overline{RESET}$ is de-asserted to the establishment of full switch functionality. During this period, the input frame pulse format is determined before switching begins. The device provides FP80, FP160, C80 and C160 outputs to support external devices connected to the outputs of the Backplane and Local ports. A non-multiplexed Motorola microprocessor port allows programming of the various device operation modes and switching configurations. The microprocessor port provides access for Register read/write, Connection Memory read/write and Data Memory read-only operations. The port has a 15-bit address bus, 16-bit data bus and 4 control signals. The microprocessor may monitor channel data in the Backplane and Local data memories. The mandatory requirements of the IEEE-1149.1 (JTAG) standard are fully supported via a dedicated test port. The ZL50062 and ZL50064 are each available in one package: - ZL50062: a 17mm x 17mm body, 1mm ball-pitch, 256-PBGA. - ZL50064: a 28mm x 28mm body, 0.40mm pin-pitch, 256-LQFP. # **Table of Contents** | 1.0 Unidirectional and Bi-directional Switching Applications | | |--------------------------------------------------------------------------------|------| | 1.1 Flexible Configuration | . 18 | | 1.1.1 Non-Blocking Unidirectional Configuration (Typical System Configuration) | | | 1.1.2 Non-Blocking Bi-directional Configuration | | | 1.1.3 Blocking Bi-directional Configuration | | | 2.0 Functional Description | | | 2.1 Switching Configuration | | | 2.1.1 Unidirectional Switch | | | 2.1.2 Backplane-to-Local Path | | | 2.1.3 Local-to-Backplane Path | | | 2.1.4 Backplane-to-Backplane Path | | | 2.1.5 Local-to-Local Path | | | 2.1.6 Port Data Rate Modes and Selection | | | 2.1.6.1 Local Output Port | | | 2.1.6.2 Backplane Output Fort | | | 2.3 Input Frame Pulse and Generated Frame Pulse Alignment | | | 2.4 Jitter Tolerance Improvement Circuit - Frame Boundary Discriminator | | | 2.5 Input Clock Jitter Tolerance | | | 3.0 Input and Output Offset Programming | | | 3.1 Input Offsets | | | 3.1.1 Input Bit Delay Programming (Backplane and Local Input Streams) | | | 3.2 Output Advancement Programming (Backplane and Local Output Streams) | | | 4.0 Port high impedance Control | | | 5.0 Data Delay Through the Switching Paths | | | 6.0 Microprocessor Port | | | 7.0 Device Power-up, Initialization and Reset | | | 7.1 Power-Up Sequence | | | 7.2 Initialization | | | 7.3 Reset | | | 8.0 Connection Memory | | | 8.1 Local Connection Memory | | | 8.2 Backplane Connection Memory | | | 8.3 Connection Memory Block Programming | | | 8.3.1 Memory Block Programming Procedure: | . 31 | | 9.0 Memory Built-In-Self-Test (BIST) Mode | . 32 | | 10.0 JTAG Port | . 32 | | 10.1 Test Access Port (TAP) | 32 | | 10.2 TAP Registers | . 32 | | 10.2.1 Test Instruction Register | . 32 | | 10.2.2 Test Data Registers | | | 10.2.2.3 The Device Identification Register | | | 10.3 Boundary Scan Description Language (BSDL) File | . 33 | | 11.0 Memory Address Mappings | | | 11.1 Local Data Memory Bit Definition | | | 11.2 Backplane Data Memory Bit Definition | | | 11.3 Local Connection Memory Bit Definition | | | 11.4 Backplane Connection Memory Bit Definition | . 35 | | 12.0 Internal Register Mappings | | | | | | 13.0 Detailed Register Descriptions | | # **Table of Contents** | | 13.1 Control Register (CR) | 37 | |---|--------------------------------------------------------------|----| | | 13.2 Block Programming Register (BPR) | | | | 13.3 Local Input Bit Delay Registers (LIDR0 to LIDR31) | | | | 13.3.1 Local Input Delay Bits 4-0 (LID[4:0]) | | | | 13.4 Backplane Input Bit Delay Registers (BIDR0 to BIDR31) | | | | 13.4.1 Backplane Input Delay Bits 4-0 (BID[4:0]) | | | | 13.5 Local Output Advancement Registers (LOAR0 to LOAR31) | | | | 13.5.1 Local Output Advancement Bits 1-0 (LOA1-LOA0) | | | | 13.6 Backplane Output Advancement Registers (BOAR0 - BOAR31) | | | | 13.6.1 Backplane Output Advancement Bits 1-0 (BOA1-BOA0) | 47 | | | 13.7 Memory BIST Register | | | | 13.8 Bit Rate Register | 49 | | | 13.9 Device Identification Register | 49 | | 4 | .0 DC Electrical Characteristics | 50 | | | 0 AC Electrical Characteristics | 52 | # **List of Figures** | Figure 1 - ZL50062/4 Functional Block Diagram | 1 | |-------------------------------------------------------------------------------------------------------------|------| | Figure 2 - ZL50064 LQFP Connections (256 LQFP, 28mm x 28mm) Pin Diagram | | | (as viewed through top of package) | 8 | | Figure 3 - ZL50062 PBGA Connections (256 PBGA, 17mm x 17mm) Pin Diagram | | | (as viewed through top of package) | 9 | | Figure 4 - 16,384 x 16,384 Channels (16Mbps), Unidirectional Switching | . 17 | | Figure 5 - 8,192 x 8,192 Channels (16Mbps), Bi-directional Switching | . 17 | | Figure 6 - 12,288 by 4,096 Channels Blocking Bi-directional Configuration | . 18 | | Figure 7 - ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates | . 21 | | Figure 8 - Input and Output Frame Pulse Alignment for Different Data Rates | . 22 | | Figure 9 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 16Mbps | . 24 | | Figure 10 - Backplane and Local Input Bit Delay or Sampling Point Selection Timing Diagram for Data Rate of | | | 8Mbps | | | Figure 11 - Local and Backplane Output Advancement Timing Diagram for Data Rate of 16Mbps | | | Figure 12 - Data Throughput Delay with Input Ch0 Switched to Output Ch0 | . 28 | | Figure 13 - Data Throughput Delay with Input Ch0 Switched to Output Ch13 | . 28 | | Figure 14 - Data Throughput Delay with Input Ch13 Switched to Output Ch0 | . 28 | | Figure 15 - Hardware RESET De-assertion | | | Figure 16 - Frame Boundary Conditions, ST-BUS Operation | . 39 | | Figure 17 - Frame Boundary Conditions, GCI-Bus Operation | . 40 | | Figure 18 - Input and Output Clock Timing Diagram for ST-BUS | . 54 | | Figure 19 - Input and Output Clock Timing Diagram for GCI-Bus | . 55 | | Figure 20 - ST-BUS Local/Backplane Data Timing Diagram (8Mbps, 4Mbps, 2Mbps) | . 57 | | Figure 21 - ST-BUS Local/Backplane Data Timing Diagram (16Mbps) | . 58 | | Figure 22 - GCI-Bus Local/Backplane Data Timing Diagram (8Mbps, 4Mbps, 2Mbps) | . 59 | | Figure 23 - GCI-Bus Local/Backplane Data Timing Diagram (16Mbps) | . 60 | | Figure 24 - Serial Output and External Control | | | Figure 25 - Output Driver Enable (ODE) | . 61 | | Figure 26 - Motorola Non-Multiplexed Bus Timing | . 64 | | Figure 27 - JTAG Test Port Timing Diagram | . 65 | # **List of Tables** | Table 1 - Local and Backplane Output Enable Control Priority | 26 | |---------------------------------------------------------------------------|----| | Table 2 - Variable Range for Input Streams | 27 | | Table 3 - Variable Range for Output Streams | 27 | | Table 5 - Local Connection Memory in Block Programming Mode | 31 | | Table 6 - Backplane Connection Memory in Block Programming Mode | 31 | | Table 4 - Local and Backplane Connection Memory Configuration | 31 | | Table 7 - Address Map for Data and Connection Memory Locations (A14 = 1) | 33 | | Table 8 - Local Data Memory (LDM) Bits | 34 | | Table 9 - Backplane Data Memory (BDM) Bits | 34 | | Table 10 - LCM Bits for Source-to-Local Switching | 35 | | Table 11 - BCM Bits for Source-to-Backplane Switching | 35 | | Table 12 - Address Map for Registers (A14 = 0) | 36 | | Table 13 - Control Register Bits | 37 | | Table 14 - Block Programming Register Bits | 41 | | Table 15 - Local Input Bit Delay Register (LIDRn) Bits | 42 | | Table 16 - Local Input Bit Delay and Sampling Point Programming Table | 43 | | Table 17 - Backplane Input Bit Delay Register (BIDRn) Bits | 44 | | Table 18 - Backplane Input Bit Delay and Sampling Point Programming Table | 45 | | Table 19 - Local Output Advancement Register (LOAR) Bits | 46 | | Table 20 - Local Output Advancement (LOAR) Programming Table | 46 | | Table 21 - Backplane Output Advancement Register (BOAR) Bits | 47 | | Table 22 - Backplane Output Advancement (BOAR) Programming Table | | | Table 23 - Memory BIST Register (MBISTR) Bits | 47 | | Table 24 - Bit Rate Register (BRR) Bits | 49 | | Table 25 - Device Identification Register (DIR) Rits | 49 | ZL50062/4 Data Sheet Figure 2 - ZL50064 LQFP Connections (256 LQFP, 28mm x 28mm) Pin Diagram (as viewed through top of package) Pinout Diagram: (as viewed through top of package) A1 corner identified by metallized marking | \ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |---|--------|--------|--------|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------| | Α | A0 | A1 | A2 | А3 | A4 | DS | R/W | CS | IC_<br>OPEN | В | BSTo0 | BSTo1 | BSTo2 | BSTo3 | A5 | A6 | A7 | A8 | A9 | ODE | RESET | TMS | LSTo0 | LSTo1 | LSTo2 | LSTo3 | | С | BSTo4 | BSTo5 | BSTo6 | BSTo7 | A10 | A11 | A12 | A13 | A14 | DTA | TDi | TDo | LSTo4 | LSTo5 | LSTo6 | LSTo7 | | D | BSTo8 | BSTo9 | BSTo10 | BSTo11 | BORS | IC_GND | IC_GND | IC_GND | IC_GND | TCK | TRST | LORS | LSTo8 | LSTo9 | LSTo10 | LSTo11 | | E | BSTo12 | BSTo13 | BSTo14 | BSTo15 | VDD_IO | VDD_IO | VDD_<br>CORE | VDD_<br>CORE | VDD_<br>CORE | VDD_<br>CORE | VDD_IO | VDD_IO | LSTo12 | LSTo13 | LSTo14 | LSTo15 | | F | BSTo16 | BSTo17 | BSTo18 | BSTo19 | VDD_IO | VDD_<br>CORE | GND | GND | GND | GND | VDD_<br>CORE | VDD_IO | LSTo16 | LSTo17 | LSTo18 | LSTo19 | | G | BSTo20 | BSTo21 | BSTo22 | BSTo23 | VDD_IO | GND | GND | GND | GND | GND | GND | VDD_IO | LSTo20 | LSTo21 | LSTo22 | LSTo23 | | Н | BSTo24 | BSTo25 | BSTo26 | BSTo27 | VDD_IO | GND | GND | GND | GND | GND | GND | VDD_IO | LSTo24 | LST25 | LSTo26 | LSTo27 | | J | BSTo28 | BSTo29 | BSTo30 | BSTo31 | VDD_<br>CORE | GND | GND | GND | GND | GND | GND | VDD_<br>CORE | LSTo28 | LSTo29 | LSTo30 | LSTo31 | | К | BSTi0 | BSTi1 | BSTi2 | BSTi3 | VDD_<br>CORE | GND | GND | GND | GND | GND | GND | VDD_<br>CORE | LSTi0 | LSTi1 | LSTi2 | LSTi3 | | L | BSTi4 | BSTi5 | BSTi6 | BSTi7 | VDD_IO | VDD_<br>CORE | VDD_<br>CORE | GND | GND | VDD_<br>CORE | VDD_<br>CORE | VDD_IO | LSTi4 | LSTi5 | LSTi6 | LSTi7 | | М | BSTi8 | BSTi9 | BSTi10 | BSTi11 | VDD_IO | D3 | D2 | D1 | D0 | VDD_<br>PLL | NC | VDD_IO | LSTi8 | LSTi9 | LSTi10 | LSTi11 | | N | BSTi12 | BSTi13 | BSTi14 | BSTi15 | BSTi16 | D7 | D6 | D5 | D4 | IC_<br>OPEN | IC_<br>OPEN | LSTi12 | LSTi13 | LSTi14 | LSTi15 | LSTi16 | | Р | BSTi17 | BSTi18 | BSTi19 | BSTi20 | BSTi21 | D11 | D10 | D9 | D8 | C160 | FP16o | LSTi17 | LSTi18 | LSTi19 | LSTi20 | LSTi21 | | R | BSTi22 | BSTi23 | BSTi24 | BSTi25 | BSTi26 | D15 | D14 | D13 | D12 | FP8o | FP8i | LSTi22 | LSTi23 | LSTi24 | LSTi25 | LSTi26 | | Т | BSTi27 | BSTi28 | BSTi29 | BSTi30 | BSTi31 | IC_GND | IC_GND | IC_GND | IC_GND | C8i | C80 | LSTi27 | LSTi28 | LSTi29 | LSTi30 | LSTi31 | Figure 3 - ZL50062 PBGA Connections (256 PBGA, 17mm x 17mm) Pin Diagram (as viewed through top of package) # **Pin Description** | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |--------------|--------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device Timir | ng | | | | C8i | 37 | T10 | Master Clock (5V Tolerant Schmitt-Triggered Input). This pin accepts an 8.192MHz clock. The internal frame boundary is aligned with the clock falling or rising edge, as controlled by the C8IPOL bit in the Control Register. Input data on both the Backplane and Local sides (BSTi0-31 and LSTi0-31) must be aligned to this clock and the accompanying input frame pulse, FP8i. | | FP8i | 43 | R11 | Frame Pulse Input (5V Tolerant Schmitt-Triggered Input). When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin accepts a 122ns-wide frame pulse. When the FPW bit is HIGH, this pin accepts a 244ns-wide frame pulse. The device will automatically detect whether an ST-BUS or GCI-Bus style frame pulse is applied. Input data on both the Backplane and Local sides (BSTi0-31 and LSTi0-31) must be aligned to this frame pulse and the accompanying input clock, C8i. | | C8o | 41 | T11 | C8o Output Clock (5V Tolerant Three-state Output). This pin outputs an 8.192MHz clock generated within the device. The clock falling edge or rising edge is aligned with the output frame boundary presented on FP8o; this edge polarity alignment is controlled by the COPOL bit of the Control Register. Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this clock and the accompanying output frame pulse, FP8o. | | FP8o | 42 | R10 | Frame Pulse Output (5V Tolerant Three-state Output). When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin outputs a 122ns-wide frame pulse. When the FPW bit is HIGH, this pin outputs a 244ns-wide frame pulse. The frame pulse, running at 8kHz rate, will have the same format (ST-BUS or GCI-Bus) as the input frame pulse (FP8i). Output data on both the Backplane and Local sides (BST00-31 and LST00-31) will be aligned to this frame pulse and the accompanying output clock, C8o. | | C160 | NA | P10 | C160 Output Clock (5V Tolerant Three-state Output). This pin outputs a 16.384MHz clock generated within the device. The clock falling edge or rising edge is aligned with the output frame boundary presented on FP16o; this edge polarity alignment is controlled by the COPOL bit of the Control Register. Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this clock and the accompanying output frame pulse, FP16o. | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FP16o | NA | P11 | Frame Pulse Output (5V Tolerant Three-state Output). When the Frame Pulse Width bit (FPW) of the Control Register is LOW (default), this pin outputs a 61ns-wide frame pulse. When the FPW bit is HIGH, this pin outputs a 122ns-wide frame pulse. The frame pulse, running at 8kHz rate, will have the same format (ST-BUS or GCI-Bus) as the input frame pulse (FP8i). Output data on both the Backplane and Local sides (BSTo0-31 and LSTo0-31) will be aligned to this frame pulse and the accompanying output clock, C16o. | | Backplane a | nd Local Inputs | | | | BSTi0-15 | 228, 229,<br>230, 231,<br>232, 233,<br>234, 235,<br>236, 238,<br>237, 240,<br>239, 242,<br>241, 244 | K1, K2, K3,<br>K4, L1, L2,<br>L3, L4, M1,<br>M2, M3, M4,<br>N1, N2, N3,<br>N4 | Backplane Serial Input Streams 0 to 15 (5V Tolerant Inputs with Internal Pull-downs). These pins accept serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | BSTi16-31 | 248, 250,<br>249, 252,<br>251, 254,<br>253, 255,<br>256, 1, 2, 3,<br>4, 6, 5, 8 | N5, P1, P2,<br>P3, P4, P5,<br>R1, R2, R3,<br>R4, R5, T1,<br>T2, T3, T4, T5 | Backplane Serial Input Streams 16 to 31 (5V Tolerant Inputs with Internal Pull-downs). These pins accept serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | LSTi0-15 | 83, 81, 82,<br>79, 80, 77,<br>78, 75, 76,<br>73, 74, 71,<br>72, 66, 65, 64 | K13, K14,<br>K15, K16,<br>L13, L14,<br>L15, L16,<br>M13, M14,<br>M15, M16,<br>N12, N13,<br>N14, N15 | Local Serial Input Streams 0 to 15 (5V Tolerant Inputs with Internal Pull-downs). These pins accept serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | LSTi16-31 | 63, 62, 61,<br>59, 60, 57,<br>58, 55, 56,<br>53, 54, 51,<br>52, 46, 45, 44 | N16, P12,<br>P13, P14,<br>P15, P16,<br>R12, R13,<br>R14, R15,<br>R16, T12,<br>T13, T14,<br>T15, T16 | Local Serial Input Streams 16 to 31 (5V Tolerant Inputs with Internal Pull-downs). These pins accept serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Backplane a | nd Local Output | s and Control | | | ODE | 149 | B10 | Output Drive Enable (5V Tolerant Input with Internal Pull-up). An asynchronous input providing Output Enable control to the BSTo0-31 and LSTo0-31 outputs. | | | | | When LOW, the BSTo0-31 and LSTo0-31 outputs are driven HIGH or high impedance (dependent on the <b>BORS</b> and <b>LORS</b> pin settings respectively). | | | | | When HIGH, the outputs BSTo0-31 and LSTo0-31 are enabled. | | BORS | 223 | D5 | Backplane Output Reset State (5V Tolerant Input with Internal Pull-down). When this input is LOW, the device will initialize with the BSTo0-31 outputs driven high. Following initialization, the Backplane stream outputs are always active. | | | | | When this input is HIGH, the device will initialize with the BSTo0-31 outputs at high impedance. Following initialization, the Backplane stream outputs may be set active or high impedance using the <b>ODE</b> pin or on a per-channel basis with the <b>BE</b> bit in the Backplane Connection Memory. | | BSTo0-15 | 182, 181,<br>184, 183,<br>186, 185,<br>188, 187,<br>191, 192,<br>193, 194,<br>195, 197, | B1, B2, B3,<br>B4, C1, C2,<br>C3, C4, D1,<br>D2, D3, D4,<br>E1, E2, E3,<br>E4 | Backplane Serial Output Streams 0 to 15 (5V Tolerant, Three-state Outputs with Slew-Rate Control). These pins output serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | | 196, 199 | | Refer to the descriptions of the <b>BORS</b> and <b>ODE</b> pins for control of the output HIGH or high impedance state. | | BSTo16-31 | 203, 205,<br>204, 207,<br>206, 209,<br>208, 210,<br>215, 216,<br>217, 218,<br>219, 220,<br>221, 222 | F1, F2, F3,<br>F4, G1, G2,<br>G3, G4, H1,<br>H2, H3, H4,<br>J1, J2, J3, J4 | Backplane Serial Output Streams 16 to 31 (5V Tolerant, Three-state Outputs with Slew-Rate Control). These pins output serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). Refer to the descriptions of the BORS and ODE pins for control of the output HIGH or high impedance state. | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LORS | 84 | D12 | Local Output Reset State (5V Tolerant Input with Internal | | | | | Pull-down). When this input is LOW, the device will initialize with the LSTo0-31 outputs driven high. Following initialization, the Local stream outputs are always active. | | | | | When this input is HIGH, the device will initialize with the LSTo0-31 outputs at high impedance. Following initialization, the Local stream outputs may be set active or high impedance using the <b>ODE</b> pin or on a per-channel basis with the <b>LE</b> bit in the Local Connection Memory. | | LSTo0-15 | 130, 129,<br>128, 127,<br>126, 125,<br>121, 118, 119,<br>116, 117, 114,<br>115, 113, 108,<br>107 | B13, B14,<br>B15, B16,<br>C13, C14,<br>C15, C16,<br>D13, D14,<br>D15, D16,<br>E13, E14,<br>E15, E16 | Local Serial Output Streams 0 to 15 (5V Tolerant Three-state Outputs with Slew-Rate Control). These pins output serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | | | 210, 210 | Refer to the descriptions of the <b>LORS</b> and <b>ODE</b> pins for control of the output HIGH or high impedance state. | | LSTo16-31 | 106, 105,<br>104, 103,<br>102, 101, 98,<br>97, 96, 95,<br>94, 93, 92,<br>91, 86, 85 | F13, F14,<br>F15, F16,<br>G13, G14,<br>G15, G16,<br>H13, H14,<br>H15, H16,<br>J13, J14, J15, | Local Serial Output Streams 16 to 31 (5V Tolerant Three-state Outputs with Slew-Rate Control). These pins output serial TDM data streams at a data rate of: 16.384Mbps (with 256 channels per stream), 8.192Mbps (with 128 channels per stream), 4.096Mbps (with 64 channels per stream) or 2.048Mbps (with 32 channels per stream). | | | | J16 | Refer to the descriptions of the <b>LORS</b> and <b>ODE</b> pins for control of the output HIGH or high impedance state. | | Microproces | sor Port Signals | 3 | | | A0 - A14 | 179, 180,<br>177, 178,<br>172, 171,<br>170, 169,<br>168, 167,<br>166, 165,<br>164, 163, 162 | A1, A2, A3,<br>A4, A5, B5,<br>B6, B7, B8,<br>B9, C5, C6,<br>C7, C8, C9 | Address 0 - 14 (5V Tolerant Inputs). These pins form the 15-bit address bus to the internal memories and registers. A0 = LSB | | D0 - D15 | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 19,<br>18, 17, 15,<br>16, 13, 14, 11 | M9, M8, M7,<br>M6, N9, N8,<br>N7, N6, P9,<br>P8, P7, P6,<br>R9, R8, R7,<br>R6 | Data Bus 0 - 15 (5V Tolerant Inputs/Outputs with Slew-Rate Control). These pins form the 16-bit data bus of the microprocessor port. D0 = LSB | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-------------|--------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | 151 | A8 | Chip Select (5V Tolerant Input). Active LOW input used by the microprocessor to enable the microprocessor port access. Note that a minimum of 30ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | DS | 157 | A6 | Data Strobe (5V Tolerant Input). This active LOW input works in conjunction with CS to enable the microprocessor port read and write operations. Note that a minimum of 30ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | R/W | 152 | A7 | Read/Write (5V Tolerant Input). This input controls the direction of the data bus lines (D0-D15) during a microprocessor access. | | DTA | 150 | C10 | Data Transfer Acknowledgment (5V Tolerant Three-state Output). This active LOW output indicates that a data bus transfer is complete. A pull-up resistor is required to hold a HIGH level. Note that a minimum of 30ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access. | | RESET | 148 | B11 | Device Reset (5V Tolerant Input with Internal Pull-up). This input (active LOW) asynchronously applies reset and synchronously releases reset to the device. In the reset state, the outputs LSTo0-31 and BSTo0-31 are set to a HIGH or high impedance state, depending on the state of the LORS and BORS external control pins, respectively. The assertion of this pin also clears the device registers and internal counters. Refer to Section 7.3 on page 29 for the timing requirements regarding this reset signal. | | JTAG Contro | ol Signals | | | | TCK | 143 | D10 | Test Clock (5V Tolerant Input). Provides the clock to the JTAG test logic. | | TMS | 147 | B12 | Test Mode Select (5V Tolerant Input with Internal Pull-up). JTAG signal that controls the state transitions of the TAP controller. | | TDi | 145 | C11 | Test Serial Data In (5V Tolerant Input with Internal Pull-up). JTAG serial test instructions and data are shifted in on this pin. | | TDo | 146 | C12 | Test Serial Data Out (5V Tolerant Three-state Output). JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in a high impedance state when JTAG is not enabled. | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRST | 144 | D11 | Test Reset (5V Tolerant Input with Internal Pull-up). Asynchronously initializes the JTAG TAP controller to the Test-Logic-Reset state. This pin must be pulsed LOW during power-up for JTAG testing. This pin must be held LOW for normal functional operation of the device. | | Power and G | iround Pins | | | | V <sub>DD_IO</sub> | 7, 20, 34, 48,<br>67, 87, 99,<br>109, 120,<br>134, 153,<br>173, 189,<br>198, 211,<br>224, 243 | E5, E6, E11,<br>E12, F5, F12,<br>G5, G12, H5,<br>H12, L5, L12,<br>M5, M12 | Power Supply for Periphery Circuits: +3.3V | | V <sub>DD_CORE</sub> | 12, 23, 36,<br>49, 69, 90,<br>112, 124,<br>135, 156,<br>176, 202,<br>214, 227, 247 | E7, E8, E9,<br>E10, F6, F11,<br>J5, J12, K5,<br>K12, L6, L7,<br>L10, L11 | Power Supply for Core Circuits: +1.8V | | V <sub>DD_PLL</sub> | 39 | M10 | Power Supply for Analog PLL: +1.8V | | V <sub>SS</sub> (GND) | 9, 10, 21, 22,<br>35, 38, 40,<br>47, 50, 68,<br>70, 88, 89,<br>100, 110, 111,<br>122, 123,<br>133, 136,<br>154, 155,<br>174, 175,<br>190, 200,<br>201, 212,<br>213, 225,<br>226, 245, 246 | F7, F8, F9,<br>F10, G6, G7,<br>G8, G9, G10,<br>G11, H6, H7,<br>H8, H9, H10,<br>H11, J6, J7,<br>J8, J9, J10,<br>J11, K6, K7,<br>K8, K9, K10,<br>K11, L8, L9 | Ground. | | Pin Name | ZL50064<br>Package<br>Coordinates<br>(256-pin<br>LQFP) | ZL50062<br>Package<br>Coordinates<br>(256-ball<br>PBGA) | Description | |-------------|--------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------| | Unused Pins | | | | | NC | | M11 | <b>No Connects.</b> These pins are not used and can be tied HIGH, LOW, or left unconnected. | | IC_OPEN | 131, 132,<br>137, 138,<br>139, 140,<br>141, 142 | A9, A10, A11,<br>A12, A13,<br>A14, A15,<br>A16, N10,<br>N11 | Internal Connections - OPEN. These pins must be left unconnected. | | IC_GND | 32, 33, 158,<br>159, 160, 161 | D6, D7, D8,<br>D9, T6, T7,<br>T8, T9 | Internal Connections - GND. These pins must be tied LOW. | # 1.0 Unidirectional and Bi-directional Switching Applications The ZL50062/64 has a maximum capacity of 16,384 input channels and 16,384 output channels. This is calculated from the maximum number of streams and channels: 64 input streams (32 Backplane, 32 Local) at 16.384Mbps and 64 output streams (32 Backplane, 32 Local) at 16.384Mbps. A typical mode of operation is to separate the input and output streams to form a unidirectional switch, as shown in Figure 4 below. Figure 4 - 16,384 x 16,384 Channels (16Mbps), Unidirectional Switching In this system, the Backplane and Local input streams are combined, and the Backplane and Local output streams are combined, so that the switch appears as a 64 input stream by 64 output stream switch. This gives the maximum 16,384 x 16,384 channel capacity. Often a system design needs to differentiate between a Backplane and a Local side, or it needs to put the switch in a bi-directional configuration. In this case, the ZL50062/64 can be used as shown in Figure 5 to give 8,192 x 8,192 channel bi-directional capacity. Figure 5 - 8,192 x 8,192 Channels (16Mbps), Bi-directional Switching In this system setup, the chip has a capacity of 8,192 input channels and 8,192 output channels on the Backplane side, as well as 8,192 input channels and 8,192 output channels on the Local side. Note that some or all of the output channels on one side can come from the other side, e.g., Backplane input to Local output switching. ### 1.1 Flexible Configuration The ZL50062/64 can be configured as a 16K by 16K non-blocking unidirectional digital switch, an 8K by 8K non-blocking bi-directional digital switch, or as a blocking switch with various switching capacities. ### 1.1.1 Non-Blocking Unidirectional Configuration (Typical System Configuration) Because the input and output drivers are synchronous, the user can combine input Backplane streams and input Local streams as well as output Backplane streams and output Local streams to increase the total number of input and output streams of the switch in a unidirectional configuration, as shown in Figure 4. 16,384-channel x 16,384-channel non-blocking switching from input to output streams ### 1.1.2 Non-Blocking Bi-directional Configuration Another typical application is to configure the ZL50062/64 as a non-blocking 8K by 8K bi-directional switch, as shown in Figure 5: - 8,192-channel x 8,192-channel non-blocking switching from Backplane input to Local output streams - 8,192-channel x 8,192-channel non-blocking switching from Local input to Backplane output streams - 8,192-channel x 8,192-channel non-blocking switching from Backplane input to Backplane output streams - 8,192-channel x 8,192-channel non-blocking switching from Local input to Local output streams ### 1.1.3 Blocking Bi-directional Configuration The ZL50062/64 can be configured as a blocking bi-directional switch if it is an application requirement. For example, it can be configured as a 12K by 4K bi-directional blocking switch, as shown in Figure 6: - 12,288-channel x 4,096-channel blocking switching from Backplane input to Local output streams - 4,096-channel x 12,288-channel blocking switching from Local input to Backplane output streams - 12,288-channel x 12,288-channel non-blocking switching from Backplane input to Backplane output streams - 4,096-channel x 4,096-channel non-blocking switching from Local input to Local output streams Figure 6 - 12,288 by 4,096 Channels Blocking Bi-directional Configuration # 2.0 Functional Description ### 2.1 Switching Configuration The device supports five switching configurations: (1) Unidirectional switch, (2) Backplane-to-Local, (3) Local-to-Backplane, (4) Backplane-to-Backplane, and (5) Local-to-Local. The following sections describe the switching paths in detail. Configurations (2) - (5) enable a non-blocking bi-directional switch with 8,192 Backplane input/output channels at Backplane stream data rates of 16.384Mbps, and 8,192 Local input/output channels at Local stream data rates of 16.384Mbps. The switching paths of configurations (2) to (5) may be operated simultaneously. When the lower data-rates of 8.192, 4.096 and 2.048Mbps are used, there will be a corresponding reduction in switch capacity. #### 2.1.1 Unidirectional Switch The device can be configured as a 16,384 x 16,384 unidirectional switch by grouping together all input streams and all output streams. All streams can be operated at a data rate of 16.384Mbps. Lower data rates may be used with a corresponding reduction in switch capacity. #### 2.1.2 Backplane-to-Local Path The device can provide data switching between the Backplane input port and the Local output port. The Local Connection Memory determines the switching configurations. ### 2.1.3 Local-to-Backplane Path The device can provide data switching between the Local input port and the Backplane output port. The Backplane Connection Memory determines the switching configurations. ### 2.1.4 Backplane-to-Backplane Path The device can provide data switching between the Backplane input and output ports. The Backplane Connection Memory determines the switching configurations. #### 2.1.5 Local-to-Local Path The device can provide data switching between the Local input and output ports. The Local Connection Memory determines the switching configurations. #### 2.1.6 Port Data Rate Modes and Selection The Local port has 32 input (LSTi0-31) and 32 output (LSTo0-31) data streams. Similarly, the Backplane port has 32 input (BSTi0-31) and 32 output (BSTo0-31) data streams. The bit rate of all these streams is selected by writing to the Bit Rate Registers, BRR (see Table 24). All the streams operate at the same bit rate at a time. The device can operate at 2.048, 4.096, 8.192 or 16.384 Mbps. The default operation mode is 2.048Mbps. The timing of the input and output clocks and frame pulses is shown in Figure 8, "Input and Output Frame Pulse Alignment for Different Data Rates" on page 22. The input traffic are aligned based on the FP8i and C8i input timing signals, while the output traffic are aligned based on the FP8o and C8o output timing signals. #### 2.1.6.1 Local Output Port Operation of stream data in Connection Mode or Message Mode is determined by the state of the LMM bit of the Local Connection Memory. The channel high impedance state is controlled by the LE bit of the Local Connection Memory. The data source (i.e. from the Local or Backplane Data Memory) is determined by the LSRC bit of the Local Connection Memory. Refer to Section 8.1, Local Connection Memory, and Section 11.3, Local Connection Memory Bit Definition for more details. #### 2.1.6.2 Backplane Output Port Operation of stream data in Connection Mode or Message Mode is determined by the state of the BMM bit of the Backplane Connection Memory and the channel high impedance state is controlled by the BE bit of the Backplane Connection Memory. The data source (i.e. from the Local or Backplane Data Memory) is determined by the BSRC bit of the Backplane Connection Memory. Refer to Section 8.2, Backplane Connection Memory and Section 11.4, Backplane Connection Memory Bit Definition for more details. ## 2.2 Frame Pulse Input and Master Input Clock Timing The input frame pulse (FP8i) is an 8kHz input signal active for 122ns or 244ns at the frame boundary. The FPW bit in the Control Register must be set according to the applied pulse width. See Pin Description and Table 13, "Control Register Bits" on page 37, for details. The active state and timing of $\overline{\text{FP8i}}$ can conform either to the ST-BUS or to the GCI-Bus as shown in Figure 7, ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates. The ZL50062/64 device will automatically detect whether an ST-BUS or a $\overline{\text{GCI-Bus}}$ style frame pulse is being used for the master frame pulse ( $\overline{\text{FP8i}}$ ). The output frame pulses ( $\overline{\text{FP8o}}$ and $\overline{\text{FP16o}}$ ) are always of the same style (ST-BUS or GCI-Bus) as the input frame pulse. The active edge of the input clock ( $\overline{\text{C8i}}$ ) shall be selected by the state of the Control Register bit C8IPOL. Note that the active edge of ST-BUS is falling edge, which is the default mode of the device, while GCI-Bus uses rising edge as the active edge. Although GCI frame pulse will be automatically detected, to fully conform to GCI-Bus operation, the device should be set to use $\overline{C8i}$ rising edge as the active edge (by setting bit C8IPOL HIGH) when GCI-Bus is used. For the purposes of describing the device operation, the remaining part of this document assumes the ST-BUS frame pulse format with a single width frame pulse of 122ns and a falling active clock-edge, unless explicitly stated otherwise. In addition, the ZL50062 device provides FP8o, FP16o, C8o and C16o outputs to support external devices which connect to the output ports. The ZL50064 only provides FP8o and C8o outputs. The generated frame pulses (FP8o, FP16o) will be provided in the same format as the master frame pulse (FP8i). The polarity of C8o and C16o, at the frame boundary, can be controlled by the Control Register bit, COPOL. An analog phase lock loop (APLL) is used to multiply the input clock frequency on C8i to generate an internal clock signal operating at 131.072MHz. ZL50062/4 Data Sheet Figure 7 - ST-BUS and GCI-Bus Input Timing Diagram for Different Data Rates ### 2.3 Input Frame Pulse and Generated Frame Pulse Alignment The ZL50062 accepts a frame pulse (FP8i) and generates two frame pulse outputs, FP8o and FP16o, which are aligned to the master frame pulse. The ZL50064 only generates one frame pulse output, FP8o. There is a constant throughput delay for data being switched from the input to the output of the device such that data which is input during Frame N is output during Frame N+2. For further details of frame pulse conditions and options, see Section 13.1, Control Register (CR), Figure 16, Frame Boundary Conditions, ST-BUS Operation, and Figure 17, Frame Boundary Conditions, GCI-Bus Operation. Figure 8 - Input and Output Frame Pulse Alignment for Different Data Rates The $t_{FBOS}$ is the offset between the input frame pulse, FP8i, and the generated output frame pulse, FP8o. Refer to the "AC Electrical Characteristics," on page 52. Note that although the figure above shows the traditional setups of the frame pulses and clocks for both ST-BUS and GCI-Bus configurations, the devices can be configured to accept/generate double-width frame pulses (if the FPW bit in the Control Register is set) as well as to use the opposite clock edge for frame-boundary determination (using the C8IPOL and COPOL bits in the Control Register). See the timing diagrams in "AC Electrical Characteristics," on page 52 for all of the available configurations. #### 2.4 Jitter Tolerance Improvement Circuit - Frame Boundary Discriminator To improve the jitter tolerance of the ZL50062/64, a Frame Boundary Discriminator (FBD) circuit was added to the device. This circuit is enabled by setting the Control Register bit FBDEN to HIGH. By default the FBD is disabled. The FBD can operate in two modes, as controlled by the FBD\_MODE[2:0] bits of the Control Register. When bits FBD\_MODE[2:0] are set to $000_B$ , the FBD is set to handle lower frequency jitter only (<8kHz). When bits FBD\_MODE[2:0] are set to $111_B$ , the FBD can handle both low frequency and high frequency jitter. All other values are reserved. These bits are ignored when bit FBDEN is LOW. It is strongly recommended that if bit FBDEN is set HIGH, bits FBD\_MODE[2:0] should be set to $111_B$ to improve the high frequency jitter handling capability. To achieve the best jitter tolerance performance, it is also recommended that the input data sampling point be optimized. In most applications, the optimum sampling point is 1/2 instead of the default 3/4 (it can be changed by programming all the LIDR and BIDR registers). This will give more allowance for sampling point variations caused by jitter. There are, however, some cases where data experience more delay than the timing signals. A common example is when multiple data lines are tied together to form bidirectional buses. The large bus loading may cause data to be delayed. If this is the case, the optimum sampling point may be 3/4 or 4/4 instead of 1/2. The optimum sampling point is dependent on the application. The user should optimize the sampling point to achieve the best jitter tolerance performance. #### 2.5 Input Clock Jitter Tolerance Input clock jitter tolerance depends on the data rate. In general, the higher the data rate, the smaller the jitter tolerance is, because the period of a bit cell is shorter, and the sampling point variation allowance is smaller. Jitter tolerance can not be accurately represented by just one number. Jitter of the same amplitude but different frequency spectrum can have different effect on the operation of a device. For example, a device that can tolerate 20ns of jitter of 10kHz frequency may only be able to tolerate 10ns of jitter of 1MHz frequency. Therefore, jitter tolerance should be represented as a spectrum over frequency. The highest possible jitter frequency is half of the carrier frequency. In the case of the ZL50062/64, the input clock is 8.192MHz, and the jitter associated with this clock can have the highest frequency component at 4.096MHz. For the above reasons, jitter tolerance of the ZL50062/64 has been characterized at 16.384Mbps. The lower data rates (2.048Mbps, 4.096Mbps, 8.192Mbps) will have the same or better tolerance than that of the 16.384Mbps operation. Tolerance of jitter of different frequencies are shown in the "AC Electrical Characteristics" section, table "Input Clock Jitter Tolerance" on page 62. The Jitter Tolerance Improvement Circuit was enabled (Control Register, bit FBDEN set HIGH, and bits FBD\_MODE[2:0] set to 111<sub>B</sub>), and the sampling point was optimized. ### 3.0 Input and Output Offset Programming Various registers are used to control the input sampling point (delay) and the output advancement for the Local and Backplane streams. The following sections explain the details of these offset programming features. ### 3.1 Input Offsets Control of the Input <u>Bit Delay</u> allows each input stream to have a different frame boundary with respect to the master frame pulse, <u>FP8i</u>. Each input stream can be individually delayed by up to 7 3/4 bits with a resolution of 1/4 bit of the bit period. #### 3.1.1 Input Bit Delay Programming (Backplane and Local Input Streams) Input Bit Delay Registers LIDR0-31 and BIDR0-31 work in conjunction with the SMPL\_MODE bit in the Control Register to allow users to control input bit fractional delay as well as input bit sample point selection for greater flexibility when designing switch matrices for high speed operation. When SMPL\_MODE = LOW (input bit fractional delay mode), bits LID[4:0] and BID[4:0] in the LIDR0-31 and BIDR0-31 registers respectively define the input bit fractional delay of the corresponding local and backplane stream. The total delay can be up to 7 3/4 bits with a resolution of 1/4 bit at the selected data rate. When SMPL\_MODE = HIGH (sampling point select mode), bits LID[1:0] and BID[1:0] define the input bit sampling point of the stream. The sampling point can be programmed at the 3/4, 4/4, 1/4 or 2/4 bit location to allow better tolerance for input jitter. Bits LID[4:2] and BID[4:2] define the integer input bit delay, with a maximum value of 7 bits at a resolution of 1 bit. Refer to Figure 9 and Figure 10 for Input Bit Delay Timing at 16Mbps and 8Mbps data rates, respectively. Refer to Figure 10 for Input Sampling Point Selection Timing at 8Mbps data rates. ZL50062/4 Data Sheet Figure 9 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 16Mbps ZL50062/4 Data Sheet Figure 10 - Backplane and Local Input Bit Delay or Sampling Point Selection Timing Diagram for Data Rate of 8Mbps ## 3.2 Output Advancement Programming (Backplane and Local Output Streams) This feature is used to advance the output channel alignment of individual Local or Backplane output streams with respect to the frame boundary FP8o. Each output stream has its own advancement value that can be programmed by the Output Advancement Registers. The output advancement selection is useful in compensating for various parasitic loading on the serial data output pins. The Local and Backplane Output Advancement Registers, LOAR0 - LOAR31 and BOAR0 - BOAR31, are used to control the Local and Backplane output advancement respectively. The advancement is determined with reference to the internal system clock rate (131.072MHz). The advancement can be 0, -2 cycles, -4 cycles or -6 cycles, which converts to approximately 0ns, -15ns, -31ns or -46ns as shown in Figure 11.